Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
T16 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1219409720 |
1219289578 |
0 |
0 |
T1 |
772449 |
772395 |
0 |
0 |
T2 |
33724 |
33673 |
0 |
0 |
T3 |
46739 |
46684 |
0 |
0 |
T4 |
26355 |
26207 |
0 |
0 |
T11 |
278677 |
278670 |
0 |
0 |
T12 |
34090 |
33994 |
0 |
0 |
T13 |
242615 |
242558 |
0 |
0 |
T14 |
1387 |
1329 |
0 |
0 |
T15 |
159901 |
159896 |
0 |
0 |
T16 |
174410 |
174353 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1219409720 |
1219275303 |
0 |
2709 |
T1 |
772449 |
772392 |
0 |
3 |
T2 |
33724 |
33670 |
0 |
3 |
T3 |
46739 |
46681 |
0 |
3 |
T4 |
26355 |
26189 |
0 |
3 |
T11 |
278677 |
278670 |
0 |
3 |
T12 |
34090 |
33991 |
0 |
3 |
T13 |
242615 |
242555 |
0 |
3 |
T14 |
1387 |
1326 |
0 |
3 |
T15 |
159901 |
159896 |
0 |
3 |
T16 |
174410 |
174350 |
0 |
3 |