Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1157045331 |
1156932503 |
0 |
0 |
T1 |
721080 |
721006 |
0 |
0 |
T2 |
772558 |
772407 |
0 |
0 |
T3 |
75339 |
75281 |
0 |
0 |
T4 |
78272 |
78216 |
0 |
0 |
T5 |
114651 |
114645 |
0 |
0 |
T6 |
138274 |
138267 |
0 |
0 |
T9 |
33704 |
33645 |
0 |
0 |
T10 |
613440 |
613368 |
0 |
0 |
T11 |
39373 |
39280 |
0 |
0 |
T12 |
525109 |
525027 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1157045331 |
1156920118 |
0 |
2700 |
T1 |
721080 |
721003 |
0 |
3 |
T2 |
772558 |
772333 |
0 |
3 |
T3 |
75339 |
75278 |
0 |
3 |
T4 |
78272 |
78213 |
0 |
3 |
T5 |
114651 |
114645 |
0 |
3 |
T6 |
138274 |
138267 |
0 |
3 |
T9 |
33704 |
33642 |
0 |
3 |
T10 |
613440 |
613365 |
0 |
3 |
T11 |
39373 |
39277 |
0 |
3 |
T12 |
525109 |
525024 |
0 |
3 |