Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1349477044 |
1349349732 |
0 |
0 |
T1 |
26479 |
26397 |
0 |
0 |
T2 |
491710 |
491624 |
0 |
0 |
T3 |
77136 |
77053 |
0 |
0 |
T4 |
90634 |
90553 |
0 |
0 |
T5 |
156449 |
156415 |
0 |
0 |
T8 |
104697 |
104688 |
0 |
0 |
T9 |
616382 |
616321 |
0 |
0 |
T10 |
158022 |
158017 |
0 |
0 |
T11 |
420435 |
420365 |
0 |
0 |
T12 |
71776 |
71717 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1349477044 |
1349335732 |
0 |
2709 |
T1 |
26479 |
26379 |
0 |
3 |
T2 |
491710 |
491621 |
0 |
3 |
T3 |
77136 |
77050 |
0 |
3 |
T4 |
90634 |
90550 |
0 |
3 |
T5 |
156449 |
156404 |
0 |
3 |
T8 |
104697 |
104688 |
0 |
3 |
T9 |
616382 |
616318 |
0 |
3 |
T10 |
158022 |
158016 |
0 |
3 |
T11 |
420435 |
420362 |
0 |
3 |
T12 |
71776 |
71714 |
0 |
3 |