Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1244206240 |
1244080644 |
0 |
0 |
T1 |
42239 |
42151 |
0 |
0 |
T2 |
87124 |
87046 |
0 |
0 |
T3 |
77541 |
77453 |
0 |
0 |
T4 |
72001 |
71942 |
0 |
0 |
T5 |
599845 |
599839 |
0 |
0 |
T6 |
313614 |
313532 |
0 |
0 |
T10 |
34245 |
34185 |
0 |
0 |
T11 |
69322 |
69257 |
0 |
0 |
T12 |
1241 |
1187 |
0 |
0 |
T13 |
137989 |
137979 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1244206240 |
1244067303 |
0 |
2697 |
T1 |
42239 |
42148 |
0 |
3 |
T2 |
87124 |
87043 |
0 |
3 |
T3 |
77541 |
77450 |
0 |
3 |
T4 |
72001 |
71939 |
0 |
3 |
T5 |
599845 |
599838 |
0 |
3 |
T6 |
313614 |
313529 |
0 |
3 |
T10 |
34245 |
34182 |
0 |
3 |
T11 |
69322 |
69254 |
0 |
3 |
T12 |
1241 |
1184 |
0 |
3 |
T13 |
137989 |
137979 |
0 |
3 |