Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
897 |
897 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1040845859 |
1040730570 |
0 |
0 |
T1 |
276176 |
276170 |
0 |
0 |
T2 |
33973 |
33908 |
0 |
0 |
T3 |
138174 |
138168 |
0 |
0 |
T4 |
70863 |
70812 |
0 |
0 |
T5 |
258326 |
258273 |
0 |
0 |
T11 |
79898 |
79779 |
0 |
0 |
T12 |
75592 |
75505 |
0 |
0 |
T13 |
41785 |
41704 |
0 |
0 |
T14 |
690686 |
690627 |
0 |
0 |
T15 |
494744 |
494689 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1040845859 |
1040717251 |
0 |
2691 |
T1 |
276176 |
276169 |
0 |
3 |
T2 |
33973 |
33905 |
0 |
3 |
T3 |
138174 |
138167 |
0 |
3 |
T4 |
70863 |
70809 |
0 |
3 |
T5 |
258326 |
258270 |
0 |
3 |
T11 |
79898 |
79746 |
0 |
3 |
T12 |
75592 |
75502 |
0 |
3 |
T13 |
41785 |
41701 |
0 |
3 |
T14 |
690686 |
690624 |
0 |
3 |
T15 |
494744 |
494687 |
0 |
3 |