Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1207443107 |
1207330037 |
0 |
0 |
T1 |
1024 |
966 |
0 |
0 |
T2 |
115138 |
115117 |
0 |
0 |
T3 |
138721 |
138712 |
0 |
0 |
T4 |
107853 |
107760 |
0 |
0 |
T7 |
291213 |
291155 |
0 |
0 |
T8 |
34195 |
34137 |
0 |
0 |
T9 |
99174 |
99108 |
0 |
0 |
T10 |
96504 |
96436 |
0 |
0 |
T11 |
690098 |
690017 |
0 |
0 |
T12 |
135295 |
135285 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1207443107 |
1207314603 |
0 |
2700 |
T1 |
1024 |
963 |
0 |
3 |
T2 |
115138 |
115108 |
0 |
3 |
T3 |
138721 |
138712 |
0 |
3 |
T4 |
107853 |
107757 |
0 |
3 |
T7 |
291213 |
291152 |
0 |
3 |
T8 |
34195 |
34134 |
0 |
3 |
T9 |
99174 |
99105 |
0 |
3 |
T10 |
96504 |
96433 |
0 |
3 |
T11 |
690098 |
690014 |
0 |
3 |
T12 |
135295 |
135285 |
0 |
3 |