Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1178598806 |
1178494219 |
0 |
0 |
T1 |
120035 |
120029 |
0 |
0 |
T2 |
105995 |
105974 |
0 |
0 |
T3 |
428585 |
428534 |
0 |
0 |
T4 |
75161 |
75093 |
0 |
0 |
T7 |
262488 |
262421 |
0 |
0 |
T8 |
88113 |
88036 |
0 |
0 |
T9 |
1076 |
995 |
0 |
0 |
T10 |
53034 |
52966 |
0 |
0 |
T11 |
263294 |
263241 |
0 |
0 |
T12 |
76804 |
76710 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1178598806 |
1178480052 |
0 |
2694 |
T1 |
120035 |
120029 |
0 |
3 |
T2 |
105995 |
105963 |
0 |
3 |
T3 |
428585 |
428531 |
0 |
3 |
T4 |
75161 |
75090 |
0 |
3 |
T7 |
262488 |
262418 |
0 |
3 |
T8 |
88113 |
88018 |
0 |
3 |
T9 |
1076 |
992 |
0 |
3 |
T10 |
53034 |
52963 |
0 |
3 |
T11 |
263294 |
263238 |
0 |
3 |
T12 |
76804 |
76707 |
0 |
3 |