Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
898 |
898 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098656961 |
1098554038 |
0 |
0 |
T1 |
450306 |
450254 |
0 |
0 |
T2 |
138801 |
138744 |
0 |
0 |
T3 |
164665 |
164539 |
0 |
0 |
T4 |
105990 |
105912 |
0 |
0 |
T5 |
533204 |
533144 |
0 |
0 |
T6 |
576864 |
576681 |
0 |
0 |
T9 |
296420 |
296366 |
0 |
0 |
T10 |
103437 |
103429 |
0 |
0 |
T11 |
108202 |
108193 |
0 |
0 |
T12 |
1616 |
1556 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1098656961 |
1098539552 |
0 |
2694 |
T1 |
450306 |
450251 |
0 |
3 |
T2 |
138801 |
138741 |
0 |
3 |
T3 |
164665 |
164506 |
0 |
3 |
T4 |
105990 |
105909 |
0 |
3 |
T5 |
533204 |
533141 |
0 |
3 |
T6 |
576864 |
576597 |
0 |
3 |
T9 |
296420 |
296363 |
0 |
3 |
T10 |
103437 |
103429 |
0 |
3 |
T11 |
108202 |
108193 |
0 |
3 |
T12 |
1616 |
1553 |
0 |
3 |