Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1069676876 |
1069568664 |
0 |
0 |
T1 |
117821 |
117813 |
0 |
0 |
T2 |
197347 |
197272 |
0 |
0 |
T3 |
325176 |
325167 |
0 |
0 |
T4 |
348131 |
348070 |
0 |
0 |
T5 |
132161 |
132152 |
0 |
0 |
T6 |
68341 |
68286 |
0 |
0 |
T10 |
1357 |
1303 |
0 |
0 |
T11 |
477986 |
477932 |
0 |
0 |
T12 |
90666 |
90593 |
0 |
0 |
T13 |
335519 |
335465 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1069676876 |
1069554069 |
0 |
2700 |
T1 |
117821 |
117813 |
0 |
3 |
T2 |
197347 |
197269 |
0 |
3 |
T3 |
325176 |
325167 |
0 |
3 |
T4 |
348131 |
348067 |
0 |
3 |
T5 |
132161 |
132152 |
0 |
3 |
T6 |
68341 |
68283 |
0 |
3 |
T10 |
1357 |
1300 |
0 |
3 |
T11 |
477986 |
477929 |
0 |
3 |
T12 |
90666 |
90590 |
0 |
3 |
T13 |
335519 |
335462 |
0 |
3 |