Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
899 |
899 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1119522770 |
1119414471 |
0 |
0 |
T1 |
673095 |
673044 |
0 |
0 |
T2 |
488509 |
488366 |
0 |
0 |
T3 |
119586 |
119580 |
0 |
0 |
T4 |
93906 |
93749 |
0 |
0 |
T5 |
623208 |
623133 |
0 |
0 |
T6 |
879290 |
879076 |
0 |
0 |
T8 |
74574 |
74523 |
0 |
0 |
T9 |
204941 |
204891 |
0 |
0 |
T10 |
89660 |
89603 |
0 |
0 |
T11 |
696578 |
696522 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1119522770 |
1119399780 |
0 |
2697 |
T1 |
673095 |
673041 |
0 |
3 |
T2 |
488509 |
488313 |
0 |
3 |
T3 |
119586 |
119580 |
0 |
3 |
T4 |
93906 |
93716 |
0 |
3 |
T5 |
623208 |
623130 |
0 |
3 |
T6 |
879290 |
878960 |
0 |
3 |
T8 |
74574 |
74520 |
0 |
3 |
T9 |
204941 |
204888 |
0 |
3 |
T10 |
89660 |
89600 |
0 |
3 |
T11 |
696578 |
696519 |
0 |
3 |