dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T41,T48

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT14,T41,T48

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T41,T48

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT14,T41,T42
10CoveredT13,T26,T27
11CoveredT14,T41,T48

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT41,T48,T45
01CoveredT14
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT41,T48,T45
01CoveredT48,T137,T158
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT41,T48,T45
1-CoveredT48,T137,T158

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Covered T1
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T14,T41,T48
0 1 Covered T14,T41,T48
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T14,T41,T48
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T14,T41,T48
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T14,T41,T48
DebounceSt - 0 1 0 - - - Covered T136,T165
DebounceSt - 0 0 - - - - Covered T14,T41,T48
DetectSt - - - - 1 - - Covered T14
DetectSt - - - - 0 1 - Covered T41,T48,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T48,T137,T158
StableSt - - - - - - 0 Covered T41,T48,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 79 0 0
CntIncr_A 7322997 2251 0 0
CntNoWrap_A 7322997 6655179 0 0
DetectStDropOut_A 7322997 2 0 0
DetectedOut_A 7322997 2977 0 0
DetectedPulseOut_A 7322997 36 0 0
DisabledIdleSt_A 7322997 6275424 0 0
DisabledNoDetection_A 7322997 6277808 0 0
EnterDebounceSt_A 7322997 41 0 0
EnterDetectSt_A 7322997 38 0 0
EnterStableSt_A 7322997 36 0 0
PulseIsPulse_A 7322997 36 0 0
StayInStableSt 7322997 2925 0 0
gen_high_level_sva.HighLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 19 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 79 0 0
T14 1004 4 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 2 0 0
T45 0 2 0 0
T48 0 2 0 0
T74 0 2 0 0
T75 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T131 0 4 0 0
T137 0 2 0 0
T158 0 2 0 0
T164 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2251 0 0
T14 1004 156 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 28 0 0
T45 0 35 0 0
T48 0 64 0 0
T74 0 96 0 0
T75 0 18 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T131 0 102 0 0
T137 0 17 0 0
T158 0 60 0 0
T164 0 83 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655179 0 0
T13 69834 57770 0 0
T14 1004 599 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2977 0 0
T41 50824 47 0 0
T42 15727 0 0 0
T43 871 0 0 0
T45 0 43 0 0
T48 1025 267 0 0
T51 238858 0 0 0
T74 0 213 0 0
T75 0 52 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T106 522 0 0 0
T131 0 63 0 0
T137 0 68 0 0
T138 0 217 0 0
T152 425 0 0 0
T153 934 0 0 0
T158 0 43 0 0
T164 0 283 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 36 0 0
T41 50824 1 0 0
T42 15727 0 0 0
T43 871 0 0 0
T45 0 1 0 0
T48 1025 1 0 0
T51 238858 0 0 0
T74 0 1 0 0
T75 0 1 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T106 522 0 0 0
T131 0 2 0 0
T137 0 1 0 0
T138 0 1 0 0
T152 425 0 0 0
T153 934 0 0 0
T158 0 1 0 0
T164 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6275424 0 0
T13 69834 57770 0 0
T14 1004 4 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6277808 0 0
T13 69834 57803 0 0
T14 1004 4 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 41 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 1 0 0
T45 0 1 0 0
T48 0 1 0 0
T74 0 1 0 0
T75 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T131 0 2 0 0
T137 0 1 0 0
T158 0 1 0 0
T164 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 38 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 1 0 0
T45 0 1 0 0
T48 0 1 0 0
T74 0 1 0 0
T75 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T131 0 2 0 0
T137 0 1 0 0
T158 0 1 0 0
T164 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 36 0 0
T41 50824 1 0 0
T42 15727 0 0 0
T43 871 0 0 0
T45 0 1 0 0
T48 1025 1 0 0
T51 238858 0 0 0
T74 0 1 0 0
T75 0 1 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T106 522 0 0 0
T131 0 2 0 0
T137 0 1 0 0
T138 0 1 0 0
T152 425 0 0 0
T153 934 0 0 0
T158 0 1 0 0
T164 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 36 0 0
T41 50824 1 0 0
T42 15727 0 0 0
T43 871 0 0 0
T45 0 1 0 0
T48 1025 1 0 0
T51 238858 0 0 0
T74 0 1 0 0
T75 0 1 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T106 522 0 0 0
T131 0 2 0 0
T137 0 1 0 0
T138 0 1 0 0
T152 425 0 0 0
T153 934 0 0 0
T158 0 1 0 0
T164 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2925 0 0
T41 50824 45 0 0
T42 15727 0 0 0
T43 871 0 0 0
T45 0 41 0 0
T48 1025 266 0 0
T51 238858 0 0 0
T74 0 211 0 0
T75 0 50 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T106 522 0 0 0
T131 0 60 0 0
T137 0 67 0 0
T138 0 216 0 0
T152 425 0 0 0
T153 934 0 0 0
T158 0 42 0 0
T164 0 281 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 19 0 0
T48 1025 1 0 0
T79 16846 0 0 0
T88 23683 0 0 0
T89 5416 0 0 0
T90 5682 0 0 0
T107 743 0 0 0
T108 21172 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T137 0 1 0 0
T138 0 1 0 0
T140 0 1 0 0
T152 425 0 0 0
T153 934 0 0 0
T154 405 0 0 0
T158 0 1 0 0
T166 0 1 0 0
T167 0 1 0 0
T168 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T43,T46

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT13,T43,T46

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T43,T46

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT13,T43,T46
10CoveredT13,T26,T27
11CoveredT13,T43,T46

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT13,T43,T46
01CoveredT66
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT13,T43,T46
01CoveredT46,T155,T169
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT13,T43,T46
1-CoveredT46,T155,T169

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Covered T1
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T13,T43,T46
0 1 Covered T13,T43,T46
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T13,T43,T46
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T13,T43,T46
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T13,T43,T46
DebounceSt - 0 1 0 - - - Covered T168,T170,T65
DebounceSt - 0 0 - - - - Covered T13,T43,T46
DetectSt - - - - 1 - - Covered T66
DetectSt - - - - 0 1 - Covered T13,T43,T46
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T46,T155,T169
StableSt - - - - - - 0 Covered T13,T43,T46
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 118 0 0
CntIncr_A 7322997 68361 0 0
CntNoWrap_A 7322997 6655140 0 0
DetectStDropOut_A 7322997 1 0 0
DetectedOut_A 7322997 70365 0 0
DetectedPulseOut_A 7322997 56 0 0
DisabledIdleSt_A 7322997 6378671 0 0
DisabledNoDetection_A 7322997 6381067 0 0
EnterDebounceSt_A 7322997 61 0 0
EnterDetectSt_A 7322997 57 0 0
EnterStableSt_A 7322997 56 0 0
PulseIsPulse_A 7322997 56 0 0
StayInStableSt 7322997 70285 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7322997 3158 0 0
gen_low_level_sva.LowLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 31 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 118 0 0
T13 69834 2 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 2 0 0
T46 0 2 0 0
T47 0 2 0 0
T55 0 2 0 0
T137 0 4 0 0
T155 0 2 0 0
T158 0 4 0 0
T163 0 2 0 0
T169 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 68361 0 0
T13 69834 92 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 93 0 0
T46 0 57 0 0
T47 0 76 0 0
T55 0 12 0 0
T137 0 34 0 0
T155 0 80 0 0
T158 0 120 0 0
T163 0 65057 0 0
T169 0 46 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655140 0 0
T13 69834 57768 0 0
T14 1004 603 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 1 0 0
T66 2585 1 0 0
T157 931 0 0 0
T171 623 0 0 0
T172 15903 0 0 0
T173 502 0 0 0
T174 420 0 0 0
T175 562 0 0 0
T176 1065 0 0 0
T177 502 0 0 0
T178 514 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 70365 0 0
T13 69834 42 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 134 0 0
T46 0 41 0 0
T47 0 236 0 0
T55 0 57 0 0
T137 0 46 0 0
T155 0 40 0 0
T158 0 310 0 0
T163 0 65305 0 0
T169 0 104 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 56 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T55 0 1 0 0
T137 0 2 0 0
T155 0 1 0 0
T158 0 2 0 0
T163 0 1 0 0
T169 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6378671 0 0
T13 69834 57310 0 0
T14 1004 603 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6381067 0 0
T13 69834 57342 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 61 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T55 0 1 0 0
T137 0 2 0 0
T155 0 1 0 0
T158 0 2 0 0
T163 0 1 0 0
T169 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 57 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T55 0 1 0 0
T137 0 2 0 0
T155 0 1 0 0
T158 0 2 0 0
T163 0 1 0 0
T169 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 56 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T55 0 1 0 0
T137 0 2 0 0
T155 0 1 0 0
T158 0 2 0 0
T163 0 1 0 0
T169 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 56 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T55 0 1 0 0
T137 0 2 0 0
T155 0 1 0 0
T158 0 2 0 0
T163 0 1 0 0
T169 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 70285 0 0
T13 69834 40 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 132 0 0
T46 0 40 0 0
T47 0 234 0 0
T55 0 55 0 0
T137 0 43 0 0
T155 0 39 0 0
T158 0 307 0 0
T163 0 65303 0 0
T169 0 103 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 3158 0 0
T13 69834 59 0 0
T14 1004 3 0 0
T15 25490 0 0 0
T16 8605 33 0 0
T26 522 7 0 0
T27 6406 35 0 0
T28 575 0 0 0
T29 525 5 0 0
T30 521 6 0 0
T31 427 3 0 0
T83 0 3 0 0
T112 0 3 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 31 0 0
T46 824 1 0 0
T56 36920 0 0 0
T60 10067 0 0 0
T68 10505 0 0 0
T92 4770 0 0 0
T135 0 1 0 0
T137 0 1 0 0
T138 0 1 0 0
T155 1019 1 0 0
T158 0 1 0 0
T164 0 1 0 0
T169 0 1 0 0
T179 0 1 0 0
T180 0 1 0 0
T181 411 0 0 0
T182 422 0 0 0
T183 488 0 0 0
T184 406 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T41,T42

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT14,T41,T42

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T41,T42

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT14,T41,T42
10CoveredT13,T26,T27
11CoveredT14,T41,T42

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT14,T41,T42
01CoveredT74,T164,T156
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT14,T41,T42
01CoveredT14,T41,T42
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT14,T41,T42
1-CoveredT14,T41,T42

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Covered T1
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T14,T41,T42
0 1 Covered T14,T41,T42
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T14,T41,T42
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T14,T41,T42
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T14,T41,T42
DebounceSt - 0 1 0 - - - Covered T158,T185,T186
DebounceSt - 0 0 - - - - Covered T14,T41,T42
DetectSt - - - - 1 - - Covered T74,T164,T156
DetectSt - - - - 0 1 - Covered T14,T41,T42
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T14,T41,T42
StableSt - - - - - - 0 Covered T14,T41,T42
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 145 0 0
CntIncr_A 7322997 182905 0 0
CntNoWrap_A 7322997 6655113 0 0
DetectStDropOut_A 7322997 4 0 0
DetectedOut_A 7322997 5125 0 0
DetectedPulseOut_A 7322997 65 0 0
DisabledIdleSt_A 7322997 6275210 0 0
DisabledNoDetection_A 7322997 6277596 0 0
EnterDebounceSt_A 7322997 77 0 0
EnterDetectSt_A 7322997 69 0 0
EnterStableSt_A 7322997 65 0 0
PulseIsPulse_A 7322997 65 0 0
StayInStableSt 7322997 5033 0 0
gen_high_level_sva.HighLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 37 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 145 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 6 0 0
T42 0 6 0 0
T48 0 4 0 0
T73 0 4 0 0
T74 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 4 0 0
T158 0 3 0 0
T163 0 4 0 0
T187 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 182905 0 0
T14 1004 78 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 110 0 0
T42 0 230 0 0
T48 0 128 0 0
T73 0 96 0 0
T74 0 96 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 34 0 0
T158 0 120 0 0
T163 0 130114 0 0
T187 0 41 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655113 0 0
T13 69834 57770 0 0
T14 1004 601 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 4 0 0
T74 955 1 0 0
T138 11087 0 0 0
T156 0 1 0 0
T164 903 1 0 0
T188 0 1 0 0
T189 425 0 0 0
T190 793 0 0 0
T191 507 0 0 0
T192 23946 0 0 0
T193 534 0 0 0
T194 496 0 0 0
T195 422 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 5125 0 0
T14 1004 119 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 220 0 0
T42 0 497 0 0
T48 0 286 0 0
T73 0 108 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 44 0 0
T158 0 42 0 0
T163 0 81 0 0
T179 0 296 0 0
T187 0 259 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 65 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 3 0 0
T42 0 3 0 0
T48 0 2 0 0
T73 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T158 0 1 0 0
T163 0 2 0 0
T179 0 2 0 0
T187 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6275210 0 0
T13 69834 57770 0 0
T14 1004 4 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6277596 0 0
T13 69834 57803 0 0
T14 1004 4 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 77 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 3 0 0
T42 0 3 0 0
T48 0 2 0 0
T73 0 2 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T158 0 2 0 0
T163 0 2 0 0
T187 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 69 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 3 0 0
T42 0 3 0 0
T48 0 2 0 0
T73 0 2 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T158 0 1 0 0
T163 0 2 0 0
T187 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 65 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 3 0 0
T42 0 3 0 0
T48 0 2 0 0
T73 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T158 0 1 0 0
T163 0 2 0 0
T179 0 2 0 0
T187 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 65 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 3 0 0
T42 0 3 0 0
T48 0 2 0 0
T73 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T158 0 1 0 0
T163 0 2 0 0
T179 0 2 0 0
T187 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 5033 0 0
T14 1004 118 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 215 0 0
T42 0 492 0 0
T48 0 284 0 0
T73 0 105 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 41 0 0
T158 0 41 0 0
T163 0 78 0 0
T179 0 294 0 0
T187 0 257 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 37 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T41 0 1 0 0
T42 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T131 0 1 0 0
T137 0 1 0 0
T158 0 1 0 0
T163 0 1 0 0
T179 0 2 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T42,T46

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT14,T42,T46

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T46,T47

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT14,T19,T41
10CoveredT13,T26,T27
11CoveredT14,T42,T46

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT14,T46,T47
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT14,T46,T48
01CoveredT47,T48,T137
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT14,T46,T48
1-CoveredT47,T48,T137

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T14,T42,T46
0 1 Covered T14,T42,T46
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T14,T46,T47
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T14,T42,T46
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T14,T46,T47
DebounceSt - 0 1 0 - - - Covered T42,T196
DebounceSt - 0 0 - - - - Covered T14,T42,T46
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T14,T46,T47
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T47,T48,T137
StableSt - - - - - - 0 Covered T14,T46,T48
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 81 0 0
CntIncr_A 7322997 2298 0 0
CntNoWrap_A 7322997 6655177 0 0
DetectStDropOut_A 7322997 0 0 0
DetectedOut_A 7322997 3072 0 0
DetectedPulseOut_A 7322997 39 0 0
DisabledIdleSt_A 7322997 6639272 0 0
DisabledNoDetection_A 7322997 6641665 0 0
EnterDebounceSt_A 7322997 42 0 0
EnterDetectSt_A 7322997 39 0 0
EnterStableSt_A 7322997 39 0 0
PulseIsPulse_A 7322997 39 0 0
StayInStableSt 7322997 3011 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7322997 6807 0 0
gen_low_level_sva.LowLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 16 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 81 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T42 0 1 0 0
T46 0 2 0 0
T47 0 2 0 0
T48 0 4 0 0
T73 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T155 0 2 0 0
T158 0 4 0 0
T159 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2298 0 0
T14 1004 78 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T42 0 77 0 0
T46 0 57 0 0
T47 0 76 0 0
T48 0 128 0 0
T73 0 48 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 17 0 0
T155 0 80 0 0
T158 0 120 0 0
T159 0 23 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655177 0 0
T13 69834 57770 0 0
T14 1004 601 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 3072 0 0
T14 1004 239 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 42 0 0
T47 0 1 0 0
T48 0 71 0 0
T73 0 86 0 0
T74 0 353 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 69 0 0
T155 0 44 0 0
T158 0 175 0 0
T159 0 128 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 39 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 1 0 0
T155 0 1 0 0
T158 0 2 0 0
T159 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6639272 0 0
T13 69834 57770 0 0
T14 1004 4 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6641665 0 0
T13 69834 57803 0 0
T14 1004 4 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 42 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T42 0 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 1 0 0
T155 0 1 0 0
T158 0 2 0 0
T159 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 39 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 1 0 0
T155 0 1 0 0
T158 0 2 0 0
T159 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 39 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 1 0 0
T155 0 1 0 0
T158 0 2 0 0
T159 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 39 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 2 0 0
T73 0 1 0 0
T74 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 1 0 0
T155 0 1 0 0
T158 0 2 0 0
T159 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 3011 0 0
T14 1004 237 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 0 0 0
T31 427 0 0 0
T46 0 40 0 0
T48 0 68 0 0
T73 0 85 0 0
T74 0 351 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 68 0 0
T155 0 42 0 0
T158 0 172 0 0
T159 0 126 0 0
T193 0 35 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6807 0 0
T13 69834 74 0 0
T14 1004 1 0 0
T15 25490 11 0 0
T16 8605 33 0 0
T26 522 5 0 0
T27 6406 41 0 0
T28 575 0 0 0
T29 525 4 0 0
T30 521 4 0 0
T31 427 1 0 0
T112 0 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 16 0 0
T47 770 1 0 0
T48 1025 1 0 0
T73 0 1 0 0
T77 8850 0 0 0
T88 23683 0 0 0
T131 0 1 0 0
T137 0 1 0 0
T138 0 1 0 0
T150 0 2 0 0
T152 425 0 0 0
T153 934 0 0 0
T154 405 0 0 0
T158 0 1 0 0
T186 0 1 0 0
T197 0 1 0 0
T198 2370 0 0 0
T199 733 0 0 0
T200 495 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T19,T44

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT14,T19,T44

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT14,T19,T44

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT14,T19,T44
10CoveredT13,T26,T27
11CoveredT14,T19,T44

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT14,T19,T44
01CoveredT157
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT14,T19,T44
01CoveredT44,T55,T137
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT14,T19,T44
1-CoveredT44,T55,T137

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Covered T1
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T14,T19,T44
0 1 Covered T14,T19,T44
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T14,T19,T44
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T14,T19,T44
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T14,T19,T44
DebounceSt - 0 1 0 - - - Covered T73,T170,T136
DebounceSt - 0 0 - - - - Covered T14,T19,T44
DetectSt - - - - 1 - - Covered T157
DetectSt - - - - 0 1 - Covered T14,T19,T44
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T44,T55,T137
StableSt - - - - - - 0 Covered T14,T19,T44
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 125 0 0
CntIncr_A 7322997 68381 0 0
CntNoWrap_A 7322997 6655133 0 0
DetectStDropOut_A 7322997 1 0 0
DetectedOut_A 7322997 70354 0 0
DetectedPulseOut_A 7322997 59 0 0
DisabledIdleSt_A 7322997 6378126 0 0
DisabledNoDetection_A 7322997 6380517 0 0
EnterDebounceSt_A 7322997 66 0 0
EnterDetectSt_A 7322997 60 0 0
EnterStableSt_A 7322997 59 0 0
PulseIsPulse_A 7322997 59 0 0
StayInStableSt 7322997 70268 0 0
gen_high_level_sva.HighLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 31 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 125 0 0
T14 1004 2 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 2 0 0
T31 427 0 0 0
T42 0 2 0 0
T44 0 2 0 0
T48 0 2 0 0
T55 0 2 0 0
T73 0 3 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 4 0 0
T163 0 2 0 0
T201 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 68381 0 0
T14 1004 78 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 10 0 0
T31 427 0 0 0
T42 0 55 0 0
T44 0 62 0 0
T48 0 64 0 0
T55 0 12 0 0
T73 0 96 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 34 0 0
T163 0 65057 0 0
T201 0 24 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655133 0 0
T13 69834 57770 0 0
T14 1004 601 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 1 0 0
T157 931 1 0 0
T171 623 0 0 0
T172 15903 0 0 0
T173 502 0 0 0
T174 420 0 0 0
T175 562 0 0 0
T176 1065 0 0 0
T177 502 0 0 0
T178 514 0 0 0
T202 422 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 70354 0 0
T14 1004 319 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 43 0 0
T31 427 0 0 0
T42 0 114 0 0
T44 0 42 0 0
T48 0 552 0 0
T55 0 71 0 0
T73 0 43 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 45 0 0
T163 0 65304 0 0
T201 0 17 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 59 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 1 0 0
T31 427 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T48 0 1 0 0
T55 0 1 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T163 0 1 0 0
T201 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6378126 0 0
T13 69834 57770 0 0
T14 1004 4 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6380517 0 0
T13 69834 57803 0 0
T14 1004 4 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 66 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 1 0 0
T31 427 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T48 0 1 0 0
T55 0 1 0 0
T73 0 2 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T163 0 1 0 0
T201 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 60 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 1 0 0
T31 427 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T48 0 1 0 0
T55 0 1 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T163 0 1 0 0
T201 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 59 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 1 0 0
T31 427 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T48 0 1 0 0
T55 0 1 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T163 0 1 0 0
T201 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 59 0 0
T14 1004 1 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 1 0 0
T31 427 0 0 0
T42 0 1 0 0
T44 0 1 0 0
T48 0 1 0 0
T55 0 1 0 0
T73 0 1 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 2 0 0
T163 0 1 0 0
T201 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 70268 0 0
T14 1004 317 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T17 10613 0 0 0
T18 15803 0 0 0
T19 63708 41 0 0
T31 427 0 0 0
T42 0 112 0 0
T44 0 41 0 0
T48 0 550 0 0
T55 0 70 0 0
T73 0 41 0 0
T83 426 0 0 0
T84 491 0 0 0
T112 425 0 0 0
T137 0 42 0 0
T163 0 65303 0 0
T201 0 16 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 31 0 0
T41 50824 0 0 0
T42 15727 0 0 0
T43 871 0 0 0
T44 726 1 0 0
T50 17880 0 0 0
T55 0 1 0 0
T104 203555 0 0 0
T105 32333 0 0 0
T133 0 1 0 0
T137 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T156 0 1 0 0
T160 503 0 0 0
T161 507 0 0 0
T162 504 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T201 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T26,T27

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT13,T26,T27
10CoveredT13,T26,T27
11CoveredT13,T26,T27

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T43,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT13,T26,T27 VC_COV_UNR
1CoveredT13,T43,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT13,T26,T27
1CoveredT13,T43,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT13,T14,T42
10CoveredT13,T26,T27
11CoveredT13,T43,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT13,T43,T45
01CoveredT65
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT13,T43,T45
01CoveredT45,T73,T131
10CoveredT63

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT13,T43,T45
1-CoveredT45,T73,T131

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1
DetectSt 168 Covered T1
IdleSt 163 Covered T1
StableSt 191 Covered T1


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1
DebounceSt->IdleSt 163 Covered T1
DetectSt->IdleSt 186 Covered T1
DetectSt->StableSt 191 Covered T1
IdleSt->DebounceSt 148 Covered T1
StableSt->IdleSt 206 Covered T1



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T13,T43,T45
0 1 Covered T13,T43,T45
0 0 Excluded T13,T26,T27 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T13,T43,T45
0 Covered T13,T26,T27


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T13,T43,T45
IdleSt 0 - - - - - - Covered T13,T26,T27
DebounceSt - 1 - - - - - Covered T62
DebounceSt - 0 1 1 - - - Covered T13,T43,T45
DebounceSt - 0 1 0 - - - Covered T203
DebounceSt - 0 0 - - - - Covered T13,T43,T45
DetectSt - - - - 1 - - Covered T65
DetectSt - - - - 0 1 - Covered T13,T43,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T45,T73,T131
StableSt - - - - - - 0 Covered T13,T43,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T13,T26,T27
0 Covered T13,T26,T27


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7322997 62 0 0
CntIncr_A 7322997 1674 0 0
CntNoWrap_A 7322997 6655196 0 0
DetectStDropOut_A 7322997 1 0 0
DetectedOut_A 7322997 2940 0 0
DetectedPulseOut_A 7322997 29 0 0
DisabledIdleSt_A 7322997 6637833 0 0
DisabledNoDetection_A 7322997 6640222 0 0
EnterDebounceSt_A 7322997 32 0 0
EnterDetectSt_A 7322997 30 0 0
EnterStableSt_A 7322997 29 0 0
PulseIsPulse_A 7322997 29 0 0
StayInStableSt 7322997 2897 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7322997 6381 0 0
gen_low_level_sva.LowLevelEvent_A 7322997 6657698 0 0
gen_not_sticky_sva.StableStDropOut_A 7322997 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 62 0 0
T13 69834 2 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 2 0 0
T45 0 4 0 0
T73 0 2 0 0
T131 0 2 0 0
T133 0 2 0 0
T138 0 2 0 0
T139 0 4 0 0
T140 0 2 0 0
T166 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 1674 0 0
T13 69834 92 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 93 0 0
T45 0 70 0 0
T73 0 48 0 0
T131 0 51 0 0
T133 0 68 0 0
T138 0 28 0 0
T139 0 73 0 0
T140 0 33 0 0
T166 0 67 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6655196 0 0
T13 69834 57768 0 0
T14 1004 603 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 1 0 0
T65 784 1 0 0
T165 13996 0 0 0
T204 889 0 0 0
T205 593 0 0 0
T206 525 0 0 0
T207 653 0 0 0
T208 522 0 0 0
T209 781 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2940 0 0
T13 69834 134 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 134 0 0
T45 0 126 0 0
T73 0 85 0 0
T131 0 215 0 0
T133 0 36 0 0
T138 0 149 0 0
T139 0 315 0 0
T140 0 162 0 0
T166 0 40 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 29 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T45 0 2 0 0
T73 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T139 0 2 0 0
T140 0 1 0 0
T166 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6637833 0 0
T13 69834 57310 0 0
T14 1004 4 0 0
T15 25490 25024 0 0
T16 8605 2428 0 0
T26 522 121 0 0
T27 6406 899 0 0
T28 575 174 0 0
T29 525 124 0 0
T30 521 120 0 0
T31 427 26 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6640222 0 0
T13 69834 57342 0 0
T14 1004 4 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 32 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T45 0 2 0 0
T73 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T139 0 2 0 0
T140 0 1 0 0
T166 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 30 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T45 0 2 0 0
T73 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T139 0 2 0 0
T140 0 1 0 0
T166 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 29 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T45 0 2 0 0
T73 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T139 0 2 0 0
T140 0 1 0 0
T166 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 29 0 0
T13 69834 1 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 1 0 0
T45 0 2 0 0
T73 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T139 0 2 0 0
T140 0 1 0 0
T166 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 2897 0 0
T13 69834 132 0 0
T14 1004 0 0 0
T15 25490 0 0 0
T16 8605 0 0 0
T26 522 0 0 0
T27 6406 0 0 0
T28 575 0 0 0
T29 525 0 0 0
T30 521 0 0 0
T31 427 0 0 0
T43 0 132 0 0
T45 0 123 0 0
T73 0 84 0 0
T131 0 214 0 0
T133 0 35 0 0
T138 0 148 0 0
T139 0 311 0 0
T140 0 161 0 0
T166 0 38 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6381 0 0
T13 69834 59 0 0
T14 1004 0 0 0
T15 25490 13 0 0
T16 8605 32 0 0
T17 0 8 0 0
T26 522 4 0 0
T27 6406 38 0 0
T28 575 0 0 0
T29 525 7 0 0
T30 521 3 0 0
T31 427 3 0 0
T112 0 3 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 6657698 0 0
T13 69834 57803 0 0
T14 1004 604 0 0
T15 25490 25034 0 0
T16 8605 2443 0 0
T26 522 122 0 0
T27 6406 915 0 0
T28 575 175 0 0
T29 525 125 0 0
T30 521 121 0 0
T31 427 27 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7322997 14 0 0
T45 792 1 0 0
T73 0 1 0 0
T93 5988 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0
T140 0 1 0 0
T167 0 1 0 0
T170 0 1 0 0
T186 0 1 0 0
T210 0 1 0 0
T211 522 0 0 0
T212 422 0 0 0
T213 506 0 0 0
T214 405 0 0 0
T215 1999 0 0 0
T216 747 0 0 0
T217 18940 0 0 0
T218 454 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%