Line Coverage for Module :
sysrst_ctrl_ulp
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_ulp.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_ulp.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 90 |
1 |
1 |
| 94 |
1 |
1 |
| 99 |
1 |
1 |
Cond Coverage for Module :
sysrst_ctrl_ulp
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 90
EXPRESSION (pwrb_det_pulse | lid_open_det_pulse | ac_present_det_pulse)
-------1------ ---------2-------- ----------3---------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T5,T1,T2 |
| 0 | 0 | 1 | Covered | T7,T18,T22 |
| 0 | 1 | 0 | Covered | T18,T19,T36 |
| 1 | 0 | 0 | Covered | T18,T19,T22 |
LINE 94
EXPRESSION (pwrb_det | lid_open_det | ac_present_det)
----1--- ------2----- -------3------
| -1- | -2- | -3- | Status | Tests |
| 0 | 0 | 0 | Covered | T5,T1,T2 |
| 0 | 0 | 1 | Covered | T7,T18,T36 |
| 0 | 1 | 0 | Covered | T18,T19,T37 |
| 1 | 0 | 0 | Covered | T18,T22,T38 |