dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.41 93.48 95.24 83.33 90.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.41 93.48 95.24 83.33 90.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.18 95.65 95.24 100.00 95.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.77 91.30 90.48 83.33 90.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T24

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T24
11CoveredT1,T4,T24

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT14,T18,T52

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT14,T18,T52

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT14,T18,T52

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT14,T18,T19
10CoveredT1,T4,T24
11CoveredT14,T18,T52

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT14,T18,T52
01CoveredT151,T215
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT14,T18,T52
01CoveredT18,T50,T51
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT14,T18,T52
1-CoveredT18,T50,T51

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T14,T18,T52
DetectSt 168 Covered T14,T18,T52
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T14,T18,T52


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T14,T18,T52
DebounceSt->IdleSt 163 Covered T18,T115,T141
DetectSt->IdleSt 186 Covered T151,T215
DetectSt->StableSt 191 Covered T14,T18,T52
IdleSt->DebounceSt 148 Covered T14,T18,T52
StableSt->IdleSt 206 Covered T14,T18,T50



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T14,T18,T52
0 1 Covered T14,T18,T52
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T14,T18,T52
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T14,T18,T52
IdleSt 0 - - - - - - Covered T1,T4,T24
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T14,T18,T52
DebounceSt - 0 1 0 - - - Covered T18,T141,T199
DebounceSt - 0 0 - - - - Covered T14,T18,T52
DetectSt - - - - 1 - - Covered T151,T215
DetectSt - - - - 0 1 - Covered T14,T18,T52
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T18,T50,T51
StableSt - - - - - - 0 Covered T14,T18,T52
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 115 0 0
CntIncr_A 7138329 57321 0 0
CntNoWrap_A 7138329 6515516 0 0
DetectStDropOut_A 7138329 2 0 0
DetectedOut_A 7138329 63848 0 0
DetectedPulseOut_A 7138329 54 0 0
DisabledIdleSt_A 7138329 6225082 0 0
DisabledNoDetection_A 7138329 6227406 0 0
EnterDebounceSt_A 7138329 60 0 0
EnterDetectSt_A 7138329 56 0 0
EnterStableSt_A 7138329 54 0 0
PulseIsPulse_A 7138329 54 0 0
StayInStableSt 7138329 63768 0 0
gen_high_level_sva.HighLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 26 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 115 0 0
T14 16893 2 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 3 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 4 0 0
T51 0 4 0 0
T52 0 2 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 4 0 0
T153 0 2 0 0
T175 0 2 0 0
T184 0 2 0 0
T187 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 57321 0 0
T14 16893 15 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 32 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 94 0 0
T51 0 150 0 0
T52 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T115 0 7780 0 0
T153 0 54 0 0
T175 0 44 0 0
T184 0 81 0 0
T187 0 19 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515516 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2 0 0
T136 214012 0 0 0
T151 34313 1 0 0
T215 0 1 0 0
T216 22217 0 0 0
T217 714 0 0 0
T218 489 0 0 0
T219 407 0 0 0
T220 5266 0 0 0
T221 6233 0 0 0
T222 489 0 0 0
T223 522 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 63848 0 0
T14 16893 48 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 50 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 102 0 0
T51 0 84 0 0
T52 0 100 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 217 0 0
T153 0 46 0 0
T175 0 91 0 0
T184 0 305 0 0
T187 0 150 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T14 16893 1 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 2 0 0
T153 0 1 0 0
T175 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6225082 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6227406 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 60 0 0
T14 16893 1 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T115 0 1 0 0
T153 0 1 0 0
T175 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 56 0 0
T14 16893 1 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 2 0 0
T153 0 1 0 0
T175 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T14 16893 1 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 2 0 0
T153 0 1 0 0
T175 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T14 16893 1 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 2 0 0
T153 0 1 0 0
T175 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 63768 0 0
T14 16893 46 0 0
T15 654 0 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 49 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T50 0 99 0 0
T51 0 81 0 0
T52 0 98 0 0
T58 1012 0 0 0
T65 504 0 0 0
T137 0 213 0 0
T153 0 44 0 0
T175 0 89 0 0
T184 0 303 0 0
T187 0 148 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 26 0 0
T18 32110 1 0 0
T19 61033 0 0 0
T50 0 1 0 0
T51 0 1 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T119 0 1 0 0
T138 0 1 0 0
T140 0 1 0 0
T151 0 1 0 0
T154 0 1 0 0
T155 425 0 0 0
T156 439 0 0 0
T159 0 1 0 0
T171 0 2 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T24
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T24
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T18,T49

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT15,T18,T49

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T18,T49

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T17,T18
10CoveredT1,T4,T24
11CoveredT15,T18,T49

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T18,T49
01CoveredT18,T215
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T18,T49
01CoveredT18,T152,T138
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T18,T49
1-CoveredT18,T152,T138

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T15,T18,T49
DetectSt 168 Covered T15,T18,T49
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T15,T18,T49


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T15,T18,T49
DebounceSt->IdleSt 163 Not Covered
DetectSt->IdleSt 186 Covered T18,T215
DetectSt->StableSt 191 Covered T15,T18,T49
IdleSt->DebounceSt 148 Covered T15,T18,T49
StableSt->IdleSt 206 Covered T18,T49,T152



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T18,T49
0 1 Covered T15,T18,T49
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T18,T49
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T18,T49
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T15,T18,T49
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T15,T18,T49
DetectSt - - - - 1 - - Covered T18,T215
DetectSt - - - - 0 1 - Covered T15,T18,T49
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T18,T152,T82
StableSt - - - - - - 0 Covered T15,T18,T49
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 66 0 0
CntIncr_A 7138329 1605 0 0
CntNoWrap_A 7138329 6515565 0 0
DetectStDropOut_A 7138329 2 0 0
DetectedOut_A 7138329 1643 0 0
DetectedPulseOut_A 7138329 31 0 0
DisabledIdleSt_A 7138329 6440567 0 0
DisabledNoDetection_A 7138329 6442892 0 0
EnterDebounceSt_A 7138329 33 0 0
EnterDetectSt_A 7138329 33 0 0
EnterStableSt_A 7138329 31 0 0
PulseIsPulse_A 7138329 31 0 0
StayInStableSt 7138329 1597 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138329 6012 0 0
gen_low_level_sva.LowLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 66 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 6 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 2 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 2 0 0
T83 0 2 0 0
T115 0 2 0 0
T138 0 2 0 0
T139 0 2 0 0
T140 0 2 0 0
T152 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 1605 0 0
T15 654 27 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 78 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 44 0 0
T83 0 28 0 0
T115 0 39 0 0
T138 0 17 0 0
T139 0 13 0 0
T140 0 67 0 0
T152 0 31 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515565 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2 0 0
T18 32110 1 0 0
T19 61033 0 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T155 425 0 0 0
T156 439 0 0 0
T215 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 1643 0 0
T15 654 117 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 111 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 40 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 17 0 0
T115 0 109 0 0
T138 0 58 0 0
T139 0 2 0 0
T140 0 132 0 0
T152 0 13 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 31 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6440567 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6442892 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 33 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 3 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 33 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 3 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 31 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 31 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T83 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 1597 0 0
T15 654 115 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 108 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T83 0 16 0 0
T115 0 107 0 0
T138 0 57 0 0
T139 0 1 0 0
T140 0 131 0 0
T152 0 12 0 0
T189 0 78 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6012 0 0
T1 20092 9 0 0
T2 15963 23 0 0
T3 0 10 0 0
T4 496 5 0 0
T5 693 0 0 0
T6 0 13 0 0
T7 0 31 0 0
T24 449 6 0 0
T25 403 0 0 0
T26 505 6 0 0
T27 406 0 0 0
T28 20119 11 0 0
T29 405 0 0 0
T47 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 14 0 0
T18 32110 1 0 0
T19 61033 0 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T138 0 1 0 0
T139 0 1 0 0
T140 0 1 0 0
T152 0 1 0 0
T155 425 0 0 0
T156 439 0 0 0
T173 0 1 0 0
T189 0 1 0 0
T190 0 1 0 0
T224 0 1 0 0
T225 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T24

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T24
11CoveredT1,T4,T24

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T17,T18

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT15,T17,T18

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T17,T18

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T17,T18
10CoveredT1,T4,T24
11CoveredT15,T17,T18

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T17,T18
01CoveredT18,T49,T115
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T17,T18
01CoveredT15,T18,T51
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T17,T18
1-CoveredT15,T18,T51

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T15,T17,T18
DetectSt 168 Covered T15,T17,T18
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T15,T17,T18


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T15,T17,T18
DebounceSt->IdleSt 163 Covered T19,T175,T152
DetectSt->IdleSt 186 Covered T18,T49,T115
DetectSt->StableSt 191 Covered T15,T17,T18
IdleSt->DebounceSt 148 Covered T15,T17,T18
StableSt->IdleSt 206 Covered T15,T18,T22



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T17,T18
0 1 Covered T15,T17,T18
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T17,T18
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T17,T18
IdleSt 0 - - - - - - Covered T1,T4,T24
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T15,T17,T18
DebounceSt - 0 1 0 - - - Covered T19,T175,T152
DebounceSt - 0 0 - - - - Covered T15,T17,T18
DetectSt - - - - 1 - - Covered T18,T49,T115
DetectSt - - - - 0 1 - Covered T15,T17,T18
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T18,T51
StableSt - - - - - - 0 Covered T15,T17,T18
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 122 0 0
CntIncr_A 7138329 85296 0 0
CntNoWrap_A 7138329 6515509 0 0
DetectStDropOut_A 7138329 5 0 0
DetectedOut_A 7138329 4108 0 0
DetectedPulseOut_A 7138329 54 0 0
DisabledIdleSt_A 7138329 6191779 0 0
DisabledNoDetection_A 7138329 6194098 0 0
EnterDebounceSt_A 7138329 63 0 0
EnterDetectSt_A 7138329 59 0 0
EnterStableSt_A 7138329 54 0 0
PulseIsPulse_A 7138329 54 0 0
StayInStableSt 7138329 4032 0 0
gen_high_level_sva.HighLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 30 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 122 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 2 0 0
T18 0 10 0 0
T19 0 1 0 0
T22 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 4 0 0
T51 0 4 0 0
T52 0 2 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 5 0 0
T175 0 1 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 85296 0 0
T15 654 27 0 0
T16 23347 0 0 0
T17 24696 68 0 0
T18 0 194 0 0
T19 0 53138 0 0
T22 0 13 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 76 0 0
T51 0 150 0 0
T52 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 93 0 0
T175 0 44 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515509 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 5 0 0
T18 32110 1 0 0
T19 61033 0 0 0
T49 0 1 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T87 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T155 425 0 0 0
T156 439 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 4108 0 0
T15 654 67 0 0
T16 23347 0 0 0
T17 24696 75 0 0
T18 0 262 0 0
T22 0 56 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 51 0 0
T51 0 86 0 0
T52 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 146 0 0
T150 0 335 0 0
T152 0 25 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 4 0 0
T22 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 1 0 0
T150 0 2 0 0
T152 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6191779 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6194098 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 63 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 5 0 0
T19 0 1 0 0
T22 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 3 0 0
T175 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 59 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 5 0 0
T22 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 2 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 2 0 0
T115 0 1 0 0
T152 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 4 0 0
T22 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 1 0 0
T150 0 2 0 0
T152 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 54 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 4 0 0
T22 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 1 0 0
T150 0 2 0 0
T152 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 4032 0 0
T15 654 66 0 0
T16 23347 0 0 0
T17 24696 73 0 0
T18 0 258 0 0
T22 0 54 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 49 0 0
T51 0 83 0 0
T52 0 36 0 0
T58 1012 0 0 0
T65 504 0 0 0
T87 0 144 0 0
T150 0 332 0 0
T152 0 23 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 30 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 4 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T51 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T139 0 2 0 0
T140 0 1 0 0
T150 0 1 0 0
T151 0 1 0 0
T152 0 2 0 0
T170 0 1 0 0
T184 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T24
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T24
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T19,T50

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT15,T19,T50

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T19,T50

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT11,T15,T19
10CoveredT1,T4,T24
11CoveredT15,T19,T50

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T19,T50
01CoveredT151,T226
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T19,T50
01CoveredT152,T185,T157
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T19,T50
1-CoveredT152,T185,T157

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T15,T19,T50
DetectSt 168 Covered T15,T19,T50
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T15,T19,T50


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T15,T19,T50
DebounceSt->IdleSt 163 Covered T208
DetectSt->IdleSt 186 Covered T151,T226
DetectSt->StableSt 191 Covered T15,T19,T50
IdleSt->DebounceSt 148 Covered T15,T19,T50
StableSt->IdleSt 206 Covered T152,T115,T185



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T19,T50
0 1 Covered T15,T19,T50
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T19,T50
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T19,T50
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T15,T19,T50
DebounceSt - 0 1 0 - - - Covered T208
DebounceSt - 0 0 - - - - Covered T15,T19,T50
DetectSt - - - - 1 - - Covered T151,T226
DetectSt - - - - 0 1 - Covered T15,T19,T50
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T152,T185,T157
StableSt - - - - - - 0 Covered T15,T19,T50
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 89 0 0
CntIncr_A 7138329 55445 0 0
CntNoWrap_A 7138329 6515542 0 0
DetectStDropOut_A 7138329 2 0 0
DetectedOut_A 7138329 2915 0 0
DetectedPulseOut_A 7138329 42 0 0
DisabledIdleSt_A 7138329 6431280 0 0
DisabledNoDetection_A 7138329 6433601 0 0
EnterDebounceSt_A 7138329 45 0 0
EnterDetectSt_A 7138329 44 0 0
EnterStableSt_A 7138329 42 0 0
PulseIsPulse_A 7138329 42 0 0
StayInStableSt 7138329 2854 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138329 6156 0 0
gen_low_level_sva.LowLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 21 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 89 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 2 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 2 0 0
T115 0 2 0 0
T138 0 2 0 0
T152 0 6 0 0
T157 0 4 0 0
T159 0 2 0 0
T185 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 55445 0 0
T15 654 27 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 53138 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 47 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 44 0 0
T115 0 39 0 0
T138 0 17 0 0
T152 0 93 0 0
T157 0 78 0 0
T159 0 53 0 0
T185 0 94 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515542 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2 0 0
T136 214012 0 0 0
T151 34313 1 0 0
T216 22217 0 0 0
T217 714 0 0 0
T218 489 0 0 0
T219 407 0 0 0
T220 5266 0 0 0
T221 6233 0 0 0
T222 489 0 0 0
T223 522 0 0 0
T226 0 1 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2915 0 0
T15 654 50 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 41 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 48 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 68 0 0
T138 0 116 0 0
T152 0 118 0 0
T157 0 81 0 0
T159 0 113 0 0
T185 0 44 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 42 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T152 0 3 0 0
T157 0 2 0 0
T159 0 1 0 0
T185 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6431280 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6433601 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 45 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T152 0 3 0 0
T157 0 2 0 0
T159 0 1 0 0
T185 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 44 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T152 0 3 0 0
T157 0 2 0 0
T159 0 1 0 0
T185 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 42 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T152 0 3 0 0
T157 0 2 0 0
T159 0 1 0 0
T185 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 42 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T82 0 1 0 0
T115 0 1 0 0
T138 0 1 0 0
T152 0 3 0 0
T157 0 2 0 0
T159 0 1 0 0
T185 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2854 0 0
T15 654 48 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T19 0 39 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 46 0 0
T58 1012 0 0 0
T65 504 0 0 0
T115 0 66 0 0
T138 0 114 0 0
T152 0 114 0 0
T157 0 78 0 0
T159 0 111 0 0
T185 0 43 0 0
T188 0 117 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6156 0 0
T1 20092 12 0 0
T2 15963 26 0 0
T3 0 11 0 0
T4 496 7 0 0
T5 693 0 0 0
T6 0 10 0 0
T7 0 34 0 0
T24 449 8 0 0
T25 403 0 0 0
T26 505 4 0 0
T27 406 0 0 0
T28 20119 8 0 0
T29 405 0 0 0
T47 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 21 0 0
T115 23755 0 0 0
T119 0 1 0 0
T142 0 1 0 0
T152 743 2 0 0
T153 564 0 0 0
T157 0 1 0 0
T158 0 1 0 0
T165 0 1 0 0
T172 0 1 0 0
T185 0 1 0 0
T188 0 1 0 0
T191 0 1 0 0
T227 523 0 0 0
T228 427 0 0 0
T229 424 0 0 0
T230 424 0 0 0
T231 428 0 0 0
T232 402 0 0 0
T233 410 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T17,T18

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT15,T17,T18

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT15,T17,T18

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT15,T17,T18
10CoveredT1,T4,T5
11CoveredT15,T17,T18

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT15,T17,T18
01CoveredT18,T49
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT15,T17,T20
01CoveredT15,T18,T21
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT15,T17,T20
1-CoveredT15,T18,T21

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T15,T17,T18
DetectSt 168 Covered T15,T17,T18
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T15,T17,T18


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T15,T17,T18
DebounceSt->IdleSt 163 Covered T18,T19,T50
DetectSt->IdleSt 186 Covered T18,T49
DetectSt->StableSt 191 Covered T15,T17,T18
IdleSt->DebounceSt 148 Covered T15,T17,T18
StableSt->IdleSt 206 Covered T15,T18,T21



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T15,T17,T18
0 1 Covered T15,T17,T18
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T15,T17,T18
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T15,T17,T18
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T15,T17,T18
DebounceSt - 0 1 0 - - - Covered T18,T19,T50
DebounceSt - 0 0 - - - - Covered T15,T17,T18
DetectSt - - - - 1 - - Covered T18,T49
DetectSt - - - - 0 1 - Covered T15,T17,T18
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T15,T18,T21
StableSt - - - - - - 0 Covered T15,T17,T20
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 149 0 0
CntIncr_A 7138329 103989 0 0
CntNoWrap_A 7138329 6515482 0 0
DetectStDropOut_A 7138329 3 0 0
DetectedOut_A 7138329 150701 0 0
DetectedPulseOut_A 7138329 69 0 0
DisabledIdleSt_A 7138329 6245421 0 0
DisabledNoDetection_A 7138329 6247739 0 0
EnterDebounceSt_A 7138329 77 0 0
EnterDetectSt_A 7138329 72 0 0
EnterStableSt_A 7138329 69 0 0
PulseIsPulse_A 7138329 69 0 0
StayInStableSt 7138329 150604 0 0
gen_high_level_sva.HighLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 39 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 149 0 0
T15 654 4 0 0
T16 23347 0 0 0
T17 24696 2 0 0
T18 0 7 0 0
T19 0 1 0 0
T20 0 2 0 0
T21 0 4 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 2 0 0
T50 0 5 0 0
T52 0 2 0 0
T58 1012 0 0 0
T65 504 0 0 0
T187 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 103989 0 0
T15 654 54 0 0
T16 23347 0 0 0
T17 24696 68 0 0
T18 0 124 0 0
T19 0 53138 0 0
T20 0 46919 0 0
T21 0 156 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 38 0 0
T50 0 141 0 0
T52 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T187 0 38 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515482 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 3 0 0
T18 32110 2 0 0
T19 61033 0 0 0
T49 0 1 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T155 425 0 0 0
T156 439 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 150701 0 0
T15 654 121 0 0
T16 23347 0 0 0
T17 24696 155 0 0
T18 0 1 0 0
T20 0 145049 0 0
T21 0 114 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 66 0 0
T52 0 38 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 199 0 0
T175 0 91 0 0
T187 0 42 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 69 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 1 0 0
T20 0 1 0 0
T21 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 1 0 0
T175 0 1 0 0
T187 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6245421 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6247739 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 77 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 4 0 0
T19 0 1 0 0
T20 0 1 0 0
T21 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T50 0 3 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T187 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 72 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 3 0 0
T20 0 1 0 0
T21 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T175 0 1 0 0
T187 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 69 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 1 0 0
T20 0 1 0 0
T21 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 1 0 0
T175 0 1 0 0
T187 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 69 0 0
T15 654 2 0 0
T16 23347 0 0 0
T17 24696 1 0 0
T18 0 1 0 0
T20 0 1 0 0
T21 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 2 0 0
T52 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T152 0 1 0 0
T175 0 1 0 0
T187 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 150604 0 0
T15 654 118 0 0
T16 23347 0 0 0
T17 24696 153 0 0
T20 0 145047 0 0
T21 0 111 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 63 0 0
T52 0 36 0 0
T58 1012 0 0 0
T65 504 0 0 0
T115 0 106 0 0
T152 0 197 0 0
T175 0 89 0 0
T187 0 39 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 39 0 0
T15 654 1 0 0
T16 23347 0 0 0
T17 24696 0 0 0
T18 0 1 0 0
T21 0 1 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T34 1192 0 0 0
T50 0 1 0 0
T58 1012 0 0 0
T65 504 0 0 0
T135 0 1 0 0
T150 0 3 0 0
T157 0 1 0 0
T160 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464291.30
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322887.50
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 0 1
164 0 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT1,T4,T5

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT1,T4,T5
10CoveredT1,T4,T5
11CoveredT1,T4,T5

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T18,T49

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT1,T4,T5 VC_COV_UNR
1CoveredT11,T18,T49

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T5
1CoveredT11,T18,T49

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT11,T14,T18
10CoveredT1,T4,T5
11CoveredT11,T18,T49

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT11,T18,T49
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT11,T18,T49
01CoveredT18,T187,T184
10CoveredT82,T83

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT11,T18,T49
1-CoveredT18,T187,T184

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T11,T18,T49
DetectSt 168 Covered T11,T18,T49
IdleSt 163 Covered T1,T4,T5
StableSt 191 Covered T11,T18,T49


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T11,T18,T49
DebounceSt->IdleSt 163 Covered T199
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T11,T18,T49
IdleSt->DebounceSt 148 Covered T11,T18,T49
StableSt->IdleSt 206 Covered T18,T49,T187



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T11,T18,T49
0 1 Covered T11,T18,T49
0 0 Excluded T1,T4,T5 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T11,T18,T49
0 Covered T1,T4,T5


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T11,T18,T49
IdleSt 0 - - - - - - Covered T1,T4,T5
DebounceSt - 1 - - - - - Not Covered
DebounceSt - 0 1 1 - - - Covered T11,T18,T49
DebounceSt - 0 1 0 - - - Covered T199
DebounceSt - 0 0 - - - - Covered T11,T18,T49
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T11,T18,T49
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T18,T187,T184
StableSt - - - - - - 0 Covered T11,T18,T49
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T1,T4,T5
0 Covered T1,T4,T5


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 7138329 69 0 0
CntIncr_A 7138329 1822 0 0
CntNoWrap_A 7138329 6515562 0 0
DetectStDropOut_A 7138329 0 0 0
DetectedOut_A 7138329 2114 0 0
DetectedPulseOut_A 7138329 34 0 0
DisabledIdleSt_A 7138329 6058327 0 0
DisabledNoDetection_A 7138329 6060646 0 0
EnterDebounceSt_A 7138329 35 0 0
EnterDetectSt_A 7138329 34 0 0
EnterStableSt_A 7138329 34 0 0
PulseIsPulse_A 7138329 34 0 0
StayInStableSt 7138329 2066 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 7138329 6847 0 0
gen_low_level_sva.LowLevelEvent_A 7138329 6518002 0 0
gen_not_sticky_sva.StableStDropOut_A 7138329 18 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 69 0 0
T11 504 2 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 4 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 2 0 0
T82 0 2 0 0
T87 0 2 0 0
T150 0 2 0 0
T157 0 2 0 0
T159 0 2 0 0
T184 0 2 0 0
T187 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 1822 0 0
T11 504 50 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 92 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 38 0 0
T82 0 44 0 0
T87 0 74 0 0
T150 0 36 0 0
T157 0 39 0 0
T159 0 53 0 0
T184 0 81 0 0
T187 0 19 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6515562 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2114 0 0
T11 504 41 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 226 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 130 0 0
T82 0 1 0 0
T87 0 46 0 0
T150 0 38 0 0
T157 0 195 0 0
T159 0 1 0 0
T184 0 224 0 0
T187 0 68 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 34 0 0
T11 504 1 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 1 0 0
T82 0 1 0 0
T87 0 1 0 0
T150 0 1 0 0
T157 0 1 0 0
T159 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6058327 0 0
T1 20092 19645 0 0
T2 15963 15539 0 0
T4 496 95 0 0
T5 693 292 0 0
T24 449 48 0 0
T25 403 2 0 0
T26 505 104 0 0
T27 406 5 0 0
T28 20119 19678 0 0
T29 405 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6060646 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 35 0 0
T11 504 1 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 1 0 0
T82 0 1 0 0
T87 0 1 0 0
T150 0 1 0 0
T157 0 1 0 0
T159 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 34 0 0
T11 504 1 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 1 0 0
T82 0 1 0 0
T87 0 1 0 0
T150 0 1 0 0
T157 0 1 0 0
T159 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 34 0 0
T11 504 1 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 1 0 0
T82 0 1 0 0
T87 0 1 0 0
T150 0 1 0 0
T157 0 1 0 0
T159 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 34 0 0
T11 504 1 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 2 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 1 0 0
T82 0 1 0 0
T87 0 1 0 0
T150 0 1 0 0
T157 0 1 0 0
T159 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 2066 0 0
T11 504 39 0 0
T12 29286 0 0 0
T13 1437 0 0 0
T14 16893 0 0 0
T15 654 0 0 0
T16 23347 0 0 0
T18 0 223 0 0
T30 7066 0 0 0
T31 19949 0 0 0
T32 402 0 0 0
T33 523 0 0 0
T49 0 128 0 0
T83 0 16 0 0
T87 0 44 0 0
T136 0 43 0 0
T150 0 36 0 0
T157 0 193 0 0
T184 0 223 0 0
T187 0 67 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6847 0 0
T1 20092 12 0 0
T2 15963 33 0 0
T3 0 11 0 0
T4 496 8 0 0
T5 693 3 0 0
T6 0 9 0 0
T7 0 28 0 0
T24 449 2 0 0
T25 403 0 0 0
T26 505 5 0 0
T27 406 0 0 0
T28 20119 11 0 0
T29 405 0 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 6518002 0 0
T1 20092 19652 0 0
T2 15963 15544 0 0
T4 496 96 0 0
T5 693 293 0 0
T24 449 49 0 0
T25 403 3 0 0
T26 505 105 0 0
T27 406 6 0 0
T28 20119 19686 0 0
T29 405 5 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 7138329 18 0 0
T18 32110 1 0 0
T19 61033 0 0 0
T53 684 0 0 0
T60 493 0 0 0
T61 494 0 0 0
T66 2290 0 0 0
T67 10880 0 0 0
T68 19650 0 0 0
T136 0 1 0 0
T140 0 1 0 0
T142 0 2 0 0
T143 0 1 0 0
T155 425 0 0 0
T156 439 0 0 0
T159 0 1 0 0
T170 0 1 0 0
T184 0 1 0 0
T187 0 1 0 0
T191 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%