Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_0.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_0.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_0.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_0.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_0.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_bat_disable_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_bat_disable_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_bat_disable_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_ec_rst_l_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_ec_rst_l_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_ec_rst_l_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_pwrb_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_pwrb_out_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_pwrb_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key0_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key0_out_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key0_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key1_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_key2_out_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_z3_wakeup_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_1.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_flash_wp_l_1.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_bat_disable.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_bat_disable.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_bat_disable.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_ec_rst_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_ec_rst_l.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_ec_rst_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_pwrb_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_pwrb_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_pwrb_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key0_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key0_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key0_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key1_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key1_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key1_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key2_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key2_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_key2_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_z3_wakeup.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_z3_wakeup.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_z3_wakeup.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_flash_wp_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_flash_wp_l.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T1,T2 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T1,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_flash_wp_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T1,T2 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_bat_disable.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_bat_disable.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_bat_disable.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_ec_rst_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_ec_rst_l.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_ec_rst_l.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_pwrb_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_pwrb_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_pwrb_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key0_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key0_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key0_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key1_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key1_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key1_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key2_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| TOTAL | | 2 | 2 | 100.00 |
| CONT_ASSIGN | 33 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 34 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 39 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 33 |
1 |
1 |
| 34 |
1 |
1 |
| 39 |
|
unreachable |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key2_out.wr_en_data_arb
| Total | Covered | Percent |
| Conditions | 6 | 6 | 100.00 |
| Logical | 6 | 6 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 33
EXPRESSION (we | de)
-1 -2
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T4,T5,T1 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T4,T2,T13 |
LINE 34
EXPRESSION ((we == 1'b1) ? wd : d)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
LINE 34
SUB-EXPRESSION (we == 1'b1)
------1-----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T4,T2,T13 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_key2_out.wr_en_data_arb
| Line No. | Total | Covered | Percent |
| Branches |
|
2 |
2 |
100.00 |
| TERNARY |
34 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_subreg_arb.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 34 ((we == 1'b1)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T2,T13 |
| 0 |
Covered |
T4,T5,T1 |