Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T4 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
232030 |
0 |
0 |
T1 |
914032 |
0 |
0 |
0 |
T2 |
891935 |
0 |
0 |
0 |
T3 |
5615754 |
42 |
0 |
0 |
T4 |
5410174 |
17 |
0 |
0 |
T5 |
5626014 |
80 |
0 |
0 |
T6 |
6864330 |
32 |
0 |
0 |
T7 |
5413716 |
96 |
0 |
0 |
T11 |
0 |
46 |
0 |
0 |
T12 |
9550614 |
17 |
0 |
0 |
T13 |
6977215 |
0 |
0 |
0 |
T14 |
8588005 |
0 |
0 |
0 |
T15 |
12537085 |
0 |
0 |
0 |
T20 |
671640 |
0 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T26 |
0 |
96 |
0 |
0 |
T28 |
0 |
192 |
0 |
0 |
T29 |
0 |
22 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T45 |
0 |
14 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
14 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
18 |
0 |
0 |
T51 |
0 |
18 |
0 |
0 |
T52 |
7633235 |
0 |
0 |
0 |
T53 |
638574 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
234947 |
0 |
0 |
T1 |
1138931 |
0 |
0 |
0 |
T2 |
1111006 |
0 |
0 |
0 |
T3 |
5760109 |
42 |
0 |
0 |
T4 |
5600606 |
17 |
0 |
0 |
T5 |
5768877 |
80 |
0 |
0 |
T6 |
7036428 |
32 |
0 |
0 |
T7 |
5413716 |
96 |
0 |
0 |
T11 |
0 |
46 |
0 |
0 |
T12 |
9889796 |
17 |
0 |
0 |
T13 |
7187791 |
0 |
0 |
0 |
T14 |
8844055 |
0 |
0 |
0 |
T15 |
12915411 |
0 |
0 |
0 |
T20 |
671640 |
0 |
0 |
0 |
T22 |
0 |
14 |
0 |
0 |
T23 |
0 |
17 |
0 |
0 |
T26 |
0 |
96 |
0 |
0 |
T28 |
0 |
192 |
0 |
0 |
T29 |
0 |
22 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T45 |
0 |
14 |
0 |
0 |
T46 |
0 |
16 |
0 |
0 |
T47 |
0 |
16 |
0 |
0 |
T48 |
0 |
14 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
18 |
0 |
0 |
T51 |
0 |
18 |
0 |
0 |
T52 |
7633235 |
0 |
0 |
0 |
T53 |
638574 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T16,T17,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T16,T17,T18 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1887 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
1 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1971 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
1 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T16,T17,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T16,T17,T18 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1965 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
1 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1965 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
5 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
1 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
954 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1036 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1030 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1030 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
928 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1012 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1006 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1006 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
951 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1035 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1029 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1029 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T8 |
0 |
3 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T29 |
0 |
3 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
938 |
0 |
0 |
T1 |
1604 |
4 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T67 |
0 |
6 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1020 |
0 |
0 |
T1 |
226503 |
4 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T67 |
0 |
6 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T6 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1014 |
0 |
0 |
T1 |
226503 |
4 |
0 |
0 |
T2 |
220810 |
2 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T67 |
0 |
6 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1014 |
0 |
0 |
T1 |
1604 |
4 |
0 |
0 |
T2 |
1739 |
2 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
4 |
0 |
0 |
T8 |
0 |
4 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T67 |
0 |
6 |
0 |
0 |
T68 |
0 |
4 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T2,T5 |
1 | 1 | Covered | T1,T5,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T1,T2,T5 |
1 | 0 | Covered | T1,T5,T8 |
1 | 1 | Covered | T1,T2,T5 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1180 |
0 |
0 |
T1 |
1604 |
2 |
0 |
0 |
T2 |
1739 |
1 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
0 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
3 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
7140 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1267 |
0 |
0 |
T1 |
226503 |
2 |
0 |
0 |
T2 |
220810 |
1 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
0 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
3 |
0 |
0 |
T7 |
0 |
5 |
0 |
0 |
T8 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
346322 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T28 |
0 |
11 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
3144 |
0 |
0 |
T3 |
12717 |
20 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
40 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
3229 |
0 |
0 |
T3 |
157072 |
20 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
40 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T20 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
3224 |
0 |
0 |
T3 |
157072 |
20 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
40 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
3224 |
0 |
0 |
T3 |
12717 |
20 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
40 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T48 |
0 |
20 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
T59 |
0 |
20 |
0 |
0 |
T60 |
0 |
20 |
0 |
0 |
T61 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
6252 |
0 |
0 |
T3 |
12717 |
61 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
122 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
21 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
6345 |
0 |
0 |
T3 |
157072 |
61 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
122 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
21 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T20 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T20 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T20 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
6336 |
0 |
0 |
T3 |
157072 |
61 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
122 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
21 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
6336 |
0 |
0 |
T3 |
12717 |
61 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
122 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
21 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
21 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7411 |
0 |
0 |
T3 |
12717 |
66 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
127 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
1 |
0 |
0 |
T20 |
503 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T52 |
79762 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7500 |
0 |
0 |
T3 |
157072 |
66 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
127 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
1 |
0 |
0 |
T20 |
22657 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T52 |
183453 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7490 |
0 |
0 |
T3 |
157072 |
66 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
127 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
1 |
0 |
0 |
T20 |
22657 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T52 |
183453 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7490 |
0 |
0 |
T3 |
12717 |
66 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
127 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
1 |
0 |
0 |
T20 |
503 |
1 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T52 |
79762 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T21 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T21 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
6134 |
0 |
0 |
T3 |
12717 |
60 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
120 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
6222 |
0 |
0 |
T3 |
157072 |
60 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
120 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T21 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T21 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T21 |
1 | 0 | Covered | T3,T6,T21 |
1 | 1 | Covered | T3,T6,T21 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
6212 |
0 |
0 |
T3 |
157072 |
60 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
120 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
6212 |
0 |
0 |
T3 |
12717 |
60 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
120 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
100 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T21 |
0 |
20 |
0 |
0 |
T27 |
0 |
20 |
0 |
0 |
T29 |
0 |
40 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T62 |
0 |
20 |
0 |
0 |
T63 |
0 |
20 |
0 |
0 |
T64 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T3,T6,T9 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T3,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
963 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1052 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T3,T6,T9 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T6,T9 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T3,T6,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1044 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1044 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T29 |
0 |
2 |
0 |
0 |
T30 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T32 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1931 |
0 |
0 |
T3 |
12717 |
4 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
4 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
2014 |
0 |
0 |
T3 |
157072 |
4 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
4 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
2008 |
0 |
0 |
T3 |
157072 |
4 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
4 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
2008 |
0 |
0 |
T3 |
12717 |
4 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
4 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T9 |
0 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1253 |
0 |
0 |
T3 |
12717 |
6 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1335 |
0 |
0 |
T3 |
157072 |
6 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1328 |
0 |
0 |
T3 |
157072 |
6 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1328 |
0 |
0 |
T3 |
12717 |
6 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T22 |
0 |
4 |
0 |
0 |
T29 |
0 |
6 |
0 |
0 |
T45 |
0 |
4 |
0 |
0 |
T46 |
0 |
5 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T50 |
0 |
6 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1150 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1233 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T3,T22,T11 |
1 | 0 | Covered | T3,T22,T11 |
1 | 1 | Covered | T3,T22,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1227 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T7 |
884595 |
0 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T53 |
106006 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1227 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T7 |
17691 |
0 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T22 |
0 |
3 |
0 |
0 |
T29 |
0 |
5 |
0 |
0 |
T45 |
0 |
3 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T47 |
0 |
3 |
0 |
0 |
T48 |
0 |
3 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
3 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T53 |
423 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7471 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T41 |
0 |
67 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
0 |
63 |
0 |
0 |
T44 |
0 |
89 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
69 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7562 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T41 |
0 |
68 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
0 |
63 |
0 |
0 |
T44 |
0 |
89 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
69 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7555 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T41 |
0 |
68 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
0 |
63 |
0 |
0 |
T44 |
0 |
89 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
69 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7555 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T41 |
0 |
68 |
0 |
0 |
T42 |
0 |
68 |
0 |
0 |
T43 |
0 |
63 |
0 |
0 |
T44 |
0 |
89 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
69 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7247 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T41 |
0 |
89 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
69 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
57 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7335 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T41 |
0 |
89 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
69 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
57 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7329 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T41 |
0 |
89 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
69 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
57 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7329 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T41 |
0 |
89 |
0 |
0 |
T42 |
0 |
66 |
0 |
0 |
T43 |
0 |
69 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
57 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7244 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T41 |
0 |
71 |
0 |
0 |
T42 |
0 |
79 |
0 |
0 |
T43 |
0 |
55 |
0 |
0 |
T44 |
0 |
60 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
76 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7329 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
51 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T41 |
0 |
71 |
0 |
0 |
T42 |
0 |
79 |
0 |
0 |
T43 |
0 |
55 |
0 |
0 |
T44 |
0 |
60 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
76 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7323 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
51 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T41 |
0 |
71 |
0 |
0 |
T42 |
0 |
79 |
0 |
0 |
T43 |
0 |
55 |
0 |
0 |
T44 |
0 |
60 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
76 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7323 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T41 |
0 |
71 |
0 |
0 |
T42 |
0 |
79 |
0 |
0 |
T43 |
0 |
55 |
0 |
0 |
T44 |
0 |
60 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
76 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7447 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T41 |
0 |
76 |
0 |
0 |
T42 |
0 |
57 |
0 |
0 |
T43 |
0 |
64 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
83 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7540 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T42 |
0 |
57 |
0 |
0 |
T43 |
0 |
64 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
83 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7532 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T42 |
0 |
57 |
0 |
0 |
T43 |
0 |
64 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
83 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7532 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T41 |
0 |
77 |
0 |
0 |
T42 |
0 |
57 |
0 |
0 |
T43 |
0 |
64 |
0 |
0 |
T44 |
0 |
63 |
0 |
0 |
T49 |
0 |
51 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
83 |
0 |
0 |
T66 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1198 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1282 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1276 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1276 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1144 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1228 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1220 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1220 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1160 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1244 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1239 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1239 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1205 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1287 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T23 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T23 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1282 |
0 |
0 |
T3 |
157072 |
0 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
0 |
0 |
0 |
T6 |
189786 |
0 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1282 |
0 |
0 |
T3 |
12717 |
0 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
0 |
0 |
0 |
T6 |
17688 |
0 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T41 |
0 |
10 |
0 |
0 |
T42 |
0 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
T65 |
0 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
8097 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
8185 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
8177 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
8177 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
73 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7868 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7957 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7949 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7949 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
57 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7840 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7929 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
51 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
7922 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
51 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
7922 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
51 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
65 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
8027 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
8113 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T4,T12,T23 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T23 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
8105 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
51 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
73 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
8105 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
51 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
73 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
60 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1853 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1939 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1933 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1933 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1765 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1847 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1842 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1842 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1762 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1846 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1839 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1839 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1801 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1888 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1882 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1882 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1854 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1938 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1932 |
0 |
0 |
T3 |
157072 |
3 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1932 |
0 |
0 |
T3 |
12717 |
3 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T307 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T307 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1741 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1826 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T307 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T307 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1819 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1819 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T307 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T307 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1742 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1830 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T307 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T307 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1824 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1824 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1760 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1843 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T4,T12,T3 |
1 | 1 | Covered | T70,T71,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T4 |
0 | 1 | Covered | T4,T12,T3 |
1 | 0 | Covered | T70,T71,T16 |
1 | 1 | Covered | T4,T12,T3 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1291141418 |
1835 |
0 |
0 |
T3 |
157072 |
1 |
0 |
0 |
T4 |
195314 |
1 |
0 |
0 |
T5 |
156468 |
5 |
0 |
0 |
T6 |
189786 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
346322 |
1 |
0 |
0 |
T13 |
210997 |
0 |
0 |
0 |
T14 |
258115 |
0 |
0 |
0 |
T15 |
379107 |
0 |
0 |
0 |
T20 |
22657 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
183453 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
9134321 |
1835 |
0 |
0 |
T3 |
12717 |
1 |
0 |
0 |
T4 |
4882 |
1 |
0 |
0 |
T5 |
13605 |
5 |
0 |
0 |
T6 |
17688 |
2 |
0 |
0 |
T7 |
0 |
6 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T12 |
7140 |
1 |
0 |
0 |
T13 |
421 |
0 |
0 |
0 |
T14 |
2065 |
0 |
0 |
0 |
T15 |
781 |
0 |
0 |
0 |
T20 |
503 |
0 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T26 |
0 |
6 |
0 |
0 |
T28 |
0 |
12 |
0 |
0 |
T52 |
79762 |
0 |
0 |
0 |