Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T1,T49,T50 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T49,T50 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
223168 |
0 |
0 |
T1 |
4849493 |
22 |
0 |
0 |
T2 |
23076852 |
0 |
0 |
0 |
T3 |
2920253 |
0 |
0 |
0 |
T4 |
4336947 |
0 |
0 |
0 |
T5 |
6288801 |
0 |
0 |
0 |
T6 |
10239403 |
6 |
0 |
0 |
T7 |
29427296 |
3 |
0 |
0 |
T8 |
20097997 |
14 |
0 |
0 |
T9 |
1799640 |
6 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
4817987 |
0 |
0 |
0 |
T14 |
7082951 |
3 |
0 |
0 |
T18 |
555264 |
16 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
21 |
0 |
0 |
T38 |
0 |
18 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
6 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
473984 |
0 |
0 |
0 |
T46 |
886168 |
0 |
0 |
0 |
T47 |
203800 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
226067 |
0 |
0 |
T1 |
5012428 |
22 |
0 |
0 |
T2 |
23995383 |
0 |
0 |
0 |
T3 |
3035884 |
0 |
0 |
0 |
T4 |
4509564 |
0 |
0 |
0 |
T5 |
6539331 |
0 |
0 |
0 |
T6 |
10532205 |
6 |
0 |
0 |
T7 |
30304075 |
3 |
0 |
0 |
T8 |
20199756 |
14 |
0 |
0 |
T9 |
1799640 |
6 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
18 |
0 |
0 |
T12 |
0 |
2 |
0 |
0 |
T13 |
4962807 |
0 |
0 |
0 |
T14 |
7280844 |
3 |
0 |
0 |
T18 |
555264 |
16 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
21 |
0 |
0 |
T38 |
0 |
18 |
0 |
0 |
T39 |
0 |
14 |
0 |
0 |
T40 |
0 |
12 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
6 |
0 |
0 |
T43 |
0 |
14 |
0 |
0 |
T44 |
0 |
14 |
0 |
0 |
T45 |
473984 |
0 |
0 |
0 |
T46 |
886168 |
0 |
0 |
0 |
T47 |
203800 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T15,T16,T319 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T15,T16,T319 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1942 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
581 |
1 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2027 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
145401 |
1 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T15,T16,T319 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T15,T16,T319 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ec_rst_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2018 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
145401 |
1 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
2018 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T9 |
0 |
4 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T13 |
581 |
1 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
939 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1028 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ac_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1019 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1019 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
992 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1077 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_lid_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1068 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1068 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
939 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1022 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T49,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T49,T50,T51 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_pwrb_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1014 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1014 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
3 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
946 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
2 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
4 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T42 |
0 |
3 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1027 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
2 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
4 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Covered | T1,T2,T8 |
1 | 1 | Covered | T1,T2,T8 |
Branch Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_ulp_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1018 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
2 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
4 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1018 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
2 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
4 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T42 |
0 |
4 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T1,T2,T6 |
1 | 1 | Covered | T7,T50,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T6 |
1 | 0 | Covered | T7,T50,T24 |
1 | 1 | Covered | T1,T2,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_wkup_status_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1047 |
0 |
0 |
T1 |
15218 |
3 |
0 |
0 |
T2 |
2227 |
1 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
1 |
0 |
0 |
T7 |
7367 |
3 |
0 |
0 |
T8 |
249850 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1131 |
0 |
0 |
T1 |
178153 |
3 |
0 |
0 |
T2 |
920758 |
1 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
1 |
0 |
0 |
T7 |
884146 |
3 |
0 |
0 |
T8 |
351609 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T21 |
0 |
1 |
0 |
0 |
T23 |
0 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
2838 |
0 |
0 |
T1 |
15218 |
40 |
0 |
0 |
T2 |
2227 |
20 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T27 |
0 |
40 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2926 |
0 |
0 |
T1 |
178153 |
40 |
0 |
0 |
T2 |
920758 |
20 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T27 |
0 |
40 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T9 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T2,T9 |
1 | 0 | Covered | T1,T2,T9 |
1 | 1 | Covered | T1,T2,T9 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_invert_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2918 |
0 |
0 |
T1 |
178153 |
40 |
0 |
0 |
T2 |
920758 |
20 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T27 |
0 |
40 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
2918 |
0 |
0 |
T1 |
15218 |
40 |
0 |
0 |
T2 |
2227 |
20 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
0 |
20 |
0 |
0 |
T10 |
0 |
20 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T27 |
0 |
40 |
0 |
0 |
T52 |
0 |
20 |
0 |
0 |
T53 |
0 |
20 |
0 |
0 |
T54 |
0 |
20 |
0 |
0 |
T55 |
0 |
20 |
0 |
0 |
T56 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
5679 |
0 |
0 |
T1 |
15218 |
22 |
0 |
0 |
T2 |
2227 |
21 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
87 |
0 |
0 |
T9 |
0 |
141 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
5768 |
0 |
0 |
T1 |
178153 |
22 |
0 |
0 |
T2 |
920758 |
21 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
88 |
0 |
0 |
T9 |
0 |
141 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_allowed_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
5759 |
0 |
0 |
T1 |
178153 |
22 |
0 |
0 |
T2 |
920758 |
21 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
88 |
0 |
0 |
T9 |
0 |
141 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
5759 |
0 |
0 |
T1 |
15218 |
22 |
0 |
0 |
T2 |
2227 |
21 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
88 |
0 |
0 |
T9 |
0 |
141 |
0 |
0 |
T10 |
0 |
81 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
6908 |
0 |
0 |
T1 |
15218 |
27 |
0 |
0 |
T2 |
2227 |
21 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
89 |
0 |
0 |
T9 |
0 |
145 |
0 |
0 |
T13 |
581 |
1 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
6994 |
0 |
0 |
T1 |
178153 |
27 |
0 |
0 |
T2 |
920758 |
21 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
90 |
0 |
0 |
T9 |
0 |
145 |
0 |
0 |
T13 |
145401 |
1 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
6985 |
0 |
0 |
T1 |
178153 |
27 |
0 |
0 |
T2 |
920758 |
21 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
90 |
0 |
0 |
T9 |
0 |
145 |
0 |
0 |
T13 |
145401 |
1 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
6985 |
0 |
0 |
T1 |
15218 |
27 |
0 |
0 |
T2 |
2227 |
21 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
90 |
0 |
0 |
T9 |
0 |
145 |
0 |
0 |
T13 |
581 |
1 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
5629 |
0 |
0 |
T1 |
15218 |
20 |
0 |
0 |
T2 |
2227 |
20 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
87 |
0 |
0 |
T9 |
0 |
140 |
0 |
0 |
T10 |
0 |
80 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
5717 |
0 |
0 |
T1 |
178153 |
20 |
0 |
0 |
T2 |
920758 |
20 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
88 |
0 |
0 |
T9 |
0 |
140 |
0 |
0 |
T10 |
0 |
80 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T5,T2 |
1 | 0 | Covered | T1,T5,T2 |
1 | 1 | Covered | T1,T5,T2 |
Branch Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_pin_out_value_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
5708 |
0 |
0 |
T1 |
178153 |
20 |
0 |
0 |
T2 |
920758 |
20 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
20 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
88 |
0 |
0 |
T9 |
0 |
140 |
0 |
0 |
T10 |
0 |
80 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
5708 |
0 |
0 |
T1 |
15218 |
20 |
0 |
0 |
T2 |
2227 |
20 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
20 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
88 |
0 |
0 |
T9 |
0 |
140 |
0 |
0 |
T10 |
0 |
80 |
0 |
0 |
T11 |
0 |
20 |
0 |
0 |
T12 |
0 |
60 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T57 |
0 |
20 |
0 |
0 |
T58 |
0 |
20 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
956 |
0 |
0 |
T1 |
15218 |
1 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
1 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
0 |
28 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1041 |
0 |
0 |
T1 |
178153 |
1 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
1 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T1,T3,T11 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T11 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T3,T11 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1033 |
0 |
0 |
T1 |
178153 |
1 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
1 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
0 |
28 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1033 |
0 |
0 |
T1 |
15218 |
1 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
1 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T28 |
0 |
1 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T31 |
0 |
1 |
0 |
0 |
T34 |
0 |
1 |
0 |
0 |
T35 |
0 |
1 |
0 |
0 |
T42 |
0 |
28 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1952 |
0 |
0 |
T1 |
15218 |
3 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
1 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2036 |
0 |
0 |
T1 |
178153 |
3 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
1 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T3,T6 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T3,T6 |
Branch Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_key_intr_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
2028 |
0 |
0 |
T1 |
178153 |
3 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
1 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
2028 |
0 |
0 |
T1 |
15218 |
3 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
1 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
2 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1261 |
0 |
0 |
T1 |
15218 |
5 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
3 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1345 |
0 |
0 |
T1 |
178153 |
5 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
3 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_debounce_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1336 |
0 |
0 |
T1 |
178153 |
5 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
3 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1336 |
0 |
0 |
T1 |
15218 |
5 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
3 |
0 |
0 |
T11 |
0 |
5 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T18 |
0 |
5 |
0 |
0 |
T38 |
0 |
6 |
0 |
0 |
T39 |
0 |
4 |
0 |
0 |
T40 |
0 |
4 |
0 |
0 |
T42 |
0 |
2 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1095 |
0 |
0 |
T1 |
15218 |
3 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1179 |
0 |
0 |
T1 |
178153 |
3 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T8,T18 |
1 | 0 | Covered | T1,T8,T18 |
1 | 1 | Covered | T1,T8,T18 |
Branch Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_auto_block_out_ctl_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1170 |
0 |
0 |
T1 |
178153 |
3 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
0 |
0 |
0 |
T7 |
884146 |
0 |
0 |
0 |
T8 |
351609 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1170 |
0 |
0 |
T1 |
15218 |
3 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
0 |
0 |
0 |
T7 |
7367 |
0 |
0 |
0 |
T8 |
249850 |
3 |
0 |
0 |
T11 |
0 |
3 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
0 |
0 |
0 |
T18 |
0 |
3 |
0 |
0 |
T38 |
0 |
3 |
0 |
0 |
T39 |
0 |
3 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T42 |
0 |
1 |
0 |
0 |
T43 |
0 |
3 |
0 |
0 |
T44 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7014 |
0 |
0 |
T6 |
8611 |
83 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
71 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7105 |
0 |
0 |
T6 |
301413 |
83 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
71 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7096 |
0 |
0 |
T6 |
301413 |
83 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
71 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
68 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7096 |
0 |
0 |
T6 |
8611 |
83 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
71 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
67 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
68 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7117 |
0 |
0 |
T6 |
8611 |
70 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
92 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7203 |
0 |
0 |
T6 |
301413 |
70 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
92 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7194 |
0 |
0 |
T6 |
301413 |
70 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
92 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7194 |
0 |
0 |
T6 |
8611 |
70 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T25 |
0 |
72 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
92 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7029 |
0 |
0 |
T6 |
8611 |
89 |
0 |
0 |
T7 |
7367 |
51 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7114 |
0 |
0 |
T6 |
301413 |
89 |
0 |
0 |
T7 |
884146 |
51 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7107 |
0 |
0 |
T6 |
301413 |
89 |
0 |
0 |
T7 |
884146 |
51 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
83 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7107 |
0 |
0 |
T6 |
8611 |
89 |
0 |
0 |
T7 |
7367 |
51 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
60 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
83 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
6846 |
0 |
0 |
T6 |
8611 |
65 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
6934 |
0 |
0 |
T6 |
301413 |
65 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
6926 |
0 |
0 |
T6 |
301413 |
65 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
65 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
6926 |
0 |
0 |
T6 |
8611 |
65 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T25 |
0 |
61 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
T42 |
0 |
11 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
65 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1182 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1262 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1254 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1254 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1183 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1272 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1264 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1264 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1225 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1305 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1298 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1298 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1191 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1275 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T6,T7,T14 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T6,T7,T14 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_pre_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1269 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T9 |
216303 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T18 |
68722 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
58843 |
0 |
0 |
0 |
T46 |
110355 |
0 |
0 |
0 |
T47 |
24921 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1269 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T9 |
8652 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T18 |
686 |
0 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T25 |
0 |
3 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T45 |
405 |
0 |
0 |
0 |
T46 |
416 |
0 |
0 |
0 |
T47 |
554 |
0 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7704 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
83 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7794 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
83 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7785 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
83 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7785 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
83 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7729 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
70 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7810 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
70 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7802 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
70 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7802 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
70 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
84 |
0 |
0 |
T24 |
0 |
63 |
0 |
0 |
T36 |
0 |
87 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7566 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
89 |
0 |
0 |
T7 |
7367 |
51 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7655 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
89 |
0 |
0 |
T7 |
884146 |
51 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7646 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
89 |
0 |
0 |
T7 |
884146 |
51 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7646 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
89 |
0 |
0 |
T7 |
7367 |
51 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
72 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
89 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7464 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
65 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7551 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
65 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T6,T7,T14 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T6,T7,T14 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_sel_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
7543 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
65 |
0 |
0 |
T7 |
884146 |
66 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
7543 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
65 |
0 |
0 |
T7 |
7367 |
66 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
51 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
58 |
0 |
0 |
T24 |
0 |
75 |
0 |
0 |
T36 |
0 |
70 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
51 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1868 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1946 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1938 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1938 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1788 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1873 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1864 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1864 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1777 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1862 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1853 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1853 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1782 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1864 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_det_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1855 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1855 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1870 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1959 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T16 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1950 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1950 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
1 |
0 |
0 |
T9 |
0 |
3 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1809 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1893 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1885 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1885 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1783 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1869 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1860 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1860 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1789 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1874 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T42,T63,T15 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T42,T63,T15 |
1 | 1 | Covered | T1,T6,T7 |
Branch Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_reg.u_com_out_ctl_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1096436920 |
1866 |
0 |
0 |
T1 |
178153 |
2 |
0 |
0 |
T2 |
920758 |
0 |
0 |
0 |
T3 |
116209 |
0 |
0 |
0 |
T4 |
173039 |
0 |
0 |
0 |
T5 |
251031 |
0 |
0 |
0 |
T6 |
301413 |
2 |
0 |
0 |
T7 |
884146 |
1 |
0 |
0 |
T8 |
351609 |
0 |
0 |
0 |
T13 |
145401 |
0 |
0 |
0 |
T14 |
206139 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
8156687 |
1866 |
0 |
0 |
T1 |
15218 |
2 |
0 |
0 |
T2 |
2227 |
0 |
0 |
0 |
T3 |
578 |
0 |
0 |
0 |
T4 |
422 |
0 |
0 |
0 |
T5 |
501 |
0 |
0 |
0 |
T6 |
8611 |
2 |
0 |
0 |
T7 |
7367 |
1 |
0 |
0 |
T8 |
249850 |
0 |
0 |
0 |
T13 |
581 |
0 |
0 |
0 |
T14 |
8246 |
1 |
0 |
0 |
T21 |
0 |
2 |
0 |
0 |
T23 |
0 |
2 |
0 |
0 |
T24 |
0 |
4 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T37 |
0 |
7 |
0 |
0 |
T41 |
0 |
1 |
0 |
0 |