Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Line No. | Total | Covered | Percent |
| TOTAL | | 43 | 43 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 79 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 79 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Total | Covered | Percent |
| Conditions | 19 | 19 | 100.00 |
| Logical | 19 | 19 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T25,T26,T12 |
| 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T25,T26,T12 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T25,T26,T12 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T25,T26,T12 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T26,T12 |
| 1 | 0 | Covered | T25,T26,T12 |
| 1 | 1 | Covered | T25,T26,T12 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T25,T26,T12 |
| 0 | 1 | Covered | T50,T66,T67 |
| 1 | 0 | Covered | T66,T67,T68 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T25,T26,T12 |
| 0 | 1 | Covered | T25,T26,T12 |
| 1 | 0 | Covered | T73,T195 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T25,T26,T12 |
| 1 | - | Covered | T25,T26,T12 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T25,T26,T12 |
| DetectSt |
168 |
Covered |
T25,T26,T12 |
| IdleSt |
163 |
Covered |
T4,T5,T1 |
| StableSt |
191 |
Covered |
T25,T26,T12 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T25,T26,T12 |
| DebounceSt->IdleSt |
163 |
Covered |
T73,T248,T74 |
| DetectSt->IdleSt |
186 |
Covered |
T50,T66,T67 |
| DetectSt->StableSt |
191 |
Covered |
T25,T26,T12 |
| IdleSt->DebounceSt |
148 |
Covered |
T25,T26,T12 |
| StableSt->IdleSt |
206 |
Covered |
T25,T26,T12 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
| Line No. | Total | Covered | Percent |
| Branches |
|
21 |
20 |
95.24 |
| TERNARY |
92 |
3 |
3 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
12 |
11 |
91.67 |
| IF |
219 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T25,T26,T12 |
| 0 |
1 |
Covered |
T25,T26,T12 |
| 0 |
0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T25,T26,T12 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T25,T26,T12 |
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T25,T26,T12 |
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T73,T74 |
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T25,T26,T12 |
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T73,T248,T74 |
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T25,T26,T12 |
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T50,T66,T67 |
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T25,T26,T12 |
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T25,T26,T12 |
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T25,T26,T12 |
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T25,T26,T12 |
| default |
- |
- |
- |
- |
- |
- |
- |
Not Covered |
|
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
2913 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
54 |
0 |
0 |
| T25 |
8781 |
24 |
0 |
0 |
| T26 |
12377 |
26 |
0 |
0 |
| T33 |
0 |
62 |
0 |
0 |
| T42 |
0 |
16 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T50 |
0 |
12 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
46 |
0 |
0 |
| T66 |
0 |
48 |
0 |
0 |
| T67 |
0 |
20 |
0 |
0 |
| T68 |
0 |
20 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
100973 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
972 |
0 |
0 |
| T25 |
8781 |
396 |
0 |
0 |
| T26 |
12377 |
1014 |
0 |
0 |
| T33 |
0 |
1736 |
0 |
0 |
| T42 |
0 |
440 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T50 |
0 |
301 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
1771 |
0 |
0 |
| T66 |
0 |
1160 |
0 |
0 |
| T67 |
0 |
619 |
0 |
0 |
| T68 |
0 |
448 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7522029 |
0 |
0 |
| T1 |
32514 |
32087 |
0 |
0 |
| T2 |
14635 |
2997 |
0 |
0 |
| T4 |
492 |
91 |
0 |
0 |
| T5 |
551 |
150 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
708 |
307 |
0 |
0 |
| T15 |
405 |
4 |
0 |
0 |
| T16 |
1007 |
606 |
0 |
0 |
| T17 |
495 |
94 |
0 |
0 |
| T18 |
503 |
102 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
418 |
0 |
0 |
| T33 |
9721 |
0 |
0 |
0 |
| T38 |
804 |
0 |
0 |
0 |
| T39 |
668 |
0 |
0 |
0 |
| T50 |
5169 |
6 |
0 |
0 |
| T65 |
14617 |
0 |
0 |
0 |
| T66 |
0 |
16 |
0 |
0 |
| T67 |
0 |
8 |
0 |
0 |
| T68 |
0 |
4 |
0 |
0 |
| T73 |
0 |
1 |
0 |
0 |
| T85 |
0 |
14 |
0 |
0 |
| T86 |
0 |
30 |
0 |
0 |
| T87 |
0 |
11 |
0 |
0 |
| T104 |
683 |
0 |
0 |
0 |
| T250 |
501 |
0 |
0 |
0 |
| T251 |
504 |
0 |
0 |
0 |
| T252 |
422 |
0 |
0 |
0 |
| T253 |
407 |
0 |
0 |
0 |
| T255 |
0 |
9 |
0 |
0 |
| T256 |
0 |
4 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
68085 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
2203 |
0 |
0 |
| T25 |
8781 |
1712 |
0 |
0 |
| T26 |
12377 |
1025 |
0 |
0 |
| T33 |
0 |
2013 |
0 |
0 |
| T42 |
0 |
385 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
993 |
0 |
0 |
| T73 |
0 |
472 |
0 |
0 |
| T106 |
0 |
133 |
0 |
0 |
| T178 |
0 |
357 |
0 |
0 |
| T254 |
0 |
382 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
833 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
27 |
0 |
0 |
| T25 |
8781 |
12 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
31 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
23 |
0 |
0 |
| T73 |
0 |
5 |
0 |
0 |
| T106 |
0 |
6 |
0 |
0 |
| T178 |
0 |
11 |
0 |
0 |
| T254 |
0 |
6 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7085844 |
0 |
0 |
| T1 |
32514 |
32087 |
0 |
0 |
| T2 |
14635 |
2997 |
0 |
0 |
| T4 |
492 |
91 |
0 |
0 |
| T5 |
551 |
150 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
708 |
307 |
0 |
0 |
| T15 |
405 |
4 |
0 |
0 |
| T16 |
1007 |
606 |
0 |
0 |
| T17 |
495 |
94 |
0 |
0 |
| T18 |
503 |
102 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7088090 |
0 |
0 |
| T1 |
32514 |
32101 |
0 |
0 |
| T2 |
14635 |
3026 |
0 |
0 |
| T4 |
492 |
92 |
0 |
0 |
| T5 |
551 |
151 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
708 |
308 |
0 |
0 |
| T15 |
405 |
5 |
0 |
0 |
| T16 |
1007 |
607 |
0 |
0 |
| T17 |
495 |
95 |
0 |
0 |
| T18 |
503 |
103 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
1462 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
27 |
0 |
0 |
| T25 |
8781 |
12 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
31 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T50 |
0 |
6 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
23 |
0 |
0 |
| T66 |
0 |
24 |
0 |
0 |
| T67 |
0 |
10 |
0 |
0 |
| T68 |
0 |
10 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
1452 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
27 |
0 |
0 |
| T25 |
8781 |
12 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
31 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T50 |
0 |
6 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
23 |
0 |
0 |
| T66 |
0 |
24 |
0 |
0 |
| T67 |
0 |
10 |
0 |
0 |
| T68 |
0 |
10 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
833 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
27 |
0 |
0 |
| T25 |
8781 |
12 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
31 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
23 |
0 |
0 |
| T73 |
0 |
5 |
0 |
0 |
| T106 |
0 |
6 |
0 |
0 |
| T178 |
0 |
11 |
0 |
0 |
| T254 |
0 |
6 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
833 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
27 |
0 |
0 |
| T25 |
8781 |
12 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
31 |
0 |
0 |
| T42 |
0 |
8 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
23 |
0 |
0 |
| T73 |
0 |
5 |
0 |
0 |
| T106 |
0 |
6 |
0 |
0 |
| T178 |
0 |
11 |
0 |
0 |
| T254 |
0 |
6 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
67150 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
2170 |
0 |
0 |
| T25 |
8781 |
1699 |
0 |
0 |
| T26 |
12377 |
1012 |
0 |
0 |
| T33 |
0 |
1981 |
0 |
0 |
| T42 |
0 |
376 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
967 |
0 |
0 |
| T73 |
0 |
467 |
0 |
0 |
| T106 |
0 |
127 |
0 |
0 |
| T178 |
0 |
345 |
0 |
0 |
| T254 |
0 |
375 |
0 |
0 |
gen_high_event_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7527380 |
0 |
0 |
| T1 |
32514 |
32101 |
0 |
0 |
| T2 |
14635 |
3026 |
0 |
0 |
| T4 |
492 |
92 |
0 |
0 |
| T5 |
551 |
151 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
708 |
308 |
0 |
0 |
| T15 |
405 |
5 |
0 |
0 |
| T16 |
1007 |
607 |
0 |
0 |
| T17 |
495 |
95 |
0 |
0 |
| T18 |
503 |
103 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7527380 |
0 |
0 |
| T1 |
32514 |
32101 |
0 |
0 |
| T2 |
14635 |
3026 |
0 |
0 |
| T4 |
492 |
92 |
0 |
0 |
| T5 |
551 |
151 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
708 |
308 |
0 |
0 |
| T15 |
405 |
5 |
0 |
0 |
| T16 |
1007 |
607 |
0 |
0 |
| T17 |
495 |
95 |
0 |
0 |
| T18 |
503 |
103 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
726 |
0 |
0 |
| T6 |
31846 |
0 |
0 |
0 |
| T7 |
821 |
0 |
0 |
0 |
| T12 |
0 |
21 |
0 |
0 |
| T25 |
8781 |
11 |
0 |
0 |
| T26 |
12377 |
13 |
0 |
0 |
| T33 |
0 |
30 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T44 |
693 |
0 |
0 |
0 |
| T51 |
491 |
0 |
0 |
0 |
| T52 |
529 |
0 |
0 |
0 |
| T53 |
406 |
0 |
0 |
0 |
| T54 |
524 |
0 |
0 |
0 |
| T55 |
527 |
0 |
0 |
0 |
| T65 |
0 |
20 |
0 |
0 |
| T73 |
0 |
4 |
0 |
0 |
| T106 |
0 |
6 |
0 |
0 |
| T178 |
0 |
10 |
0 |
0 |
| T254 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Line No. | Total | Covered | Percent |
| TOTAL | | 46 | 46 | 100.00 |
| CONT_ASSIGN | 60 | 1 | 1 | 100.00 |
| ALWAYS | 69 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 3 | 3 | 100.00 |
| ALWAYS | 125 | 32 | 32 | 100.00 |
| ALWAYS | 219 | 3 | 3 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 60 |
1 |
1 |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 72 |
1 |
1 |
| 76 |
1 |
1 |
| 92 |
1 |
1 |
| 99 |
1 |
1 |
| 101 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 107 |
1 |
1 |
| 125 |
1 |
1 |
| 128 |
1 |
1 |
| 129 |
1 |
1 |
| 132 |
1 |
1 |
| 133 |
1 |
1 |
| 138 |
1 |
1 |
| 140 |
1 |
1 |
| 147 |
1 |
1 |
| 148 |
1 |
1 |
| 149 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 160 |
1 |
1 |
| 162 |
1 |
1 |
| 163 |
1 |
1 |
| 164 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
| 167 |
1 |
1 |
| 168 |
1 |
1 |
| 170 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 181 |
1 |
1 |
| 182 |
1 |
1 |
| 185 |
1 |
1 |
| 186 |
1 |
1 |
| 187 |
1 |
1 |
| 190 |
1 |
1 |
| 191 |
1 |
1 |
| 192 |
1 |
1 |
| 193 |
1 |
1 |
| 194 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 205 |
1 |
1 |
| 206 |
1 |
1 |
| 209 |
1 |
1 |
|
|
|
Exclude Annotation: VC_COV_UNR |
| 219 |
1 |
1 |
| 220 |
1 |
1 |
| 222 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Total | Covered | Percent |
| Conditions | 21 | 21 | 100.00 |
| Logical | 21 | 21 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 60
EXPRESSION (trigger_i == 1'b1)
---------1---------
| -1- | Status | Tests |
| 0 | Covered | T1,T25,T6 |
| 1 | Covered | T4,T5,T1 |
LINE 76
EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
-------1------ ----------------------2---------------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T25,T6 |
| 1 | 0 | Covered | T4,T5,T1 |
| 1 | 1 | Covered | T4,T5,T1 |
LINE 92
EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
---1---
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T25,T6 |
LINE 92
SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
---1--
| -1- | Status | Tests | Exclude Annotation |
| 0 | Excluded | T4,T5,T1 |
VC_COV_UNR |
| 1 | Covered | T1,T25,T6 |
LINE 99
EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
-----1----
| -1- | Status | Tests |
| 0 | Covered | T4,T5,T1 |
| 1 | Covered | T1,T25,T6 |
LINE 147
EXPRESSION (trigger_event && cfg_enable_i)
------1------ ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T25,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T25,T6 |
LINE 185
EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
--------1-------- ---------2---------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T25,T6 |
| 0 | 1 | Covered | T102,T88,T265 |
| 1 | 0 | Covered | T73,T74 |
LINE 205
EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
--------1-------- ------------------2-----------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T25,T6 |
| 0 | 1 | Covered | T1,T6,T26 |
| 1 | 0 | Covered | T74 |
LINE 205
SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
---------1--------- -----2-----
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T1,T25,T6 |
| 1 | - | Covered | T1,T6,T26 |
FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
| Total | Covered | Percent | |
| States |
4 |
4 |
100.00 |
(Not included in score) |
| Transitions |
6 |
6 |
100.00 |
|
| Sequences |
0 |
0 |
|
|
State, Transition and Sequence Details for FSM :: state_q
| states | Line No. | Covered | Tests |
| DebounceSt |
148 |
Covered |
T1,T25,T6 |
| DetectSt |
168 |
Covered |
T1,T25,T6 |
| IdleSt |
163 |
Covered |
T4,T5,T1 |
| StableSt |
191 |
Covered |
T1,T25,T6 |
| transitions | Line No. | Covered | Tests |
| DebounceSt->DetectSt |
168 |
Covered |
T1,T25,T6 |
| DebounceSt->IdleSt |
163 |
Covered |
T25,T26,T10 |
| DetectSt->IdleSt |
186 |
Covered |
T102,T73,T88 |
| DetectSt->StableSt |
191 |
Covered |
T1,T25,T6 |
| IdleSt->DebounceSt |
148 |
Covered |
T1,T25,T6 |
| StableSt->IdleSt |
206 |
Covered |
T1,T25,T6 |
Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
| Line No. | Total | Covered | Percent |
| Branches |
|
21 |
21 |
100.00 |
| TERNARY |
92 |
2 |
2 |
100.00 |
| TERNARY |
99 |
2 |
2 |
100.00 |
| IF |
104 |
2 |
2 |
100.00 |
| CASE |
140 |
11 |
11 |
100.00 |
| IF |
219 |
2 |
2 |
100.00 |
| IF |
69 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 92 (cnt_clr) ?
-2-: 92 (cnt_en) ?
Branches:
| -1- | -2- | Status | Tests | Exclude Annotation |
| 1 |
- |
Covered |
T1,T25,T6 |
|
| 0 |
1 |
Covered |
T1,T25,T6 |
|
| 0 |
0 |
Excluded |
T4,T5,T1 |
VC_COV_UNR |
LineNo. Expression
-1-: 99 (thresh_sel) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T25,T6 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 104 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 140 case (state_q)
-2-: 147 if ((trigger_event && cfg_enable_i))
-3-: 162 if ((!cfg_enable_i))
-4-: 165 if (cnt_done)
-5-: 167 if (trigger_active)
-6-: 185 if (((!cfg_enable_i) || (!trigger_active)))
-7-: 190 if (cnt_done)
-8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))
Branches:
| -1- | -2- | -3- | -4- | -5- | -6- | -7- | -8- | Status | Tests | Exclude Annotation |
| IdleSt |
1 |
- |
- |
- |
- |
- |
- |
Covered |
T1,T25,T6 |
|
| IdleSt |
0 |
- |
- |
- |
- |
- |
- |
Covered |
T4,T5,T1 |
|
| DebounceSt |
- |
1 |
- |
- |
- |
- |
- |
Covered |
T73,T74 |
|
| DebounceSt |
- |
0 |
1 |
1 |
- |
- |
- |
Covered |
T1,T25,T6 |
|
| DebounceSt |
- |
0 |
1 |
0 |
- |
- |
- |
Covered |
T25,T26,T10 |
|
| DebounceSt |
- |
0 |
0 |
- |
- |
- |
- |
Covered |
T1,T25,T6 |
|
| DetectSt |
- |
- |
- |
- |
1 |
- |
- |
Covered |
T102,T73,T88 |
|
| DetectSt |
- |
- |
- |
- |
0 |
1 |
- |
Covered |
T1,T25,T6 |
|
| DetectSt |
- |
- |
- |
- |
0 |
0 |
- |
Covered |
T1,T25,T6 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
1 |
Covered |
T1,T6,T26 |
|
| StableSt |
- |
- |
- |
- |
- |
- |
0 |
Covered |
T1,T25,T6 |
|
| default |
- |
- |
- |
- |
- |
- |
- |
Excluded |
|
VC_COV_UNR |
LineNo. Expression
-1-: 219 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T4,T5,T1 |
| 0 |
Covered |
T4,T5,T1 |
Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Assertion Details
CntClr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
830 |
0 |
0 |
| T1 |
32514 |
4 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
4 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
12 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
3 |
0 |
0 |
| T26 |
0 |
8 |
0 |
0 |
| T32 |
0 |
16 |
0 |
0 |
| T33 |
0 |
2 |
0 |
0 |
| T42 |
0 |
2 |
0 |
0 |
| T65 |
0 |
4 |
0 |
0 |
CntIncr_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
43548 |
0 |
0 |
| T1 |
32514 |
204 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
190 |
0 |
0 |
| T10 |
0 |
77 |
0 |
0 |
| T12 |
0 |
306 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
61 |
0 |
0 |
| T26 |
0 |
288 |
0 |
0 |
| T32 |
0 |
1483 |
0 |
0 |
| T33 |
0 |
82 |
0 |
0 |
| T42 |
0 |
37 |
0 |
0 |
| T65 |
0 |
160 |
0 |
0 |
CntNoWrap_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7524112 |
0 |
0 |
| T1 |
32514 |
32083 |
0 |
0 |
| T2 |
14635 |
2997 |
0 |
0 |
| T4 |
492 |
91 |
0 |
0 |
| T5 |
551 |
150 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
708 |
307 |
0 |
0 |
| T15 |
405 |
4 |
0 |
0 |
| T16 |
1007 |
606 |
0 |
0 |
| T17 |
495 |
94 |
0 |
0 |
| T18 |
503 |
102 |
0 |
0 |
DetectStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
53 |
0 |
0 |
| T68 |
10665 |
0 |
0 |
0 |
| T85 |
5220 |
0 |
0 |
0 |
| T88 |
0 |
1 |
0 |
0 |
| T96 |
0 |
4 |
0 |
0 |
| T97 |
0 |
3 |
0 |
0 |
| T102 |
462131 |
1 |
0 |
0 |
| T103 |
2127 |
0 |
0 |
0 |
| T106 |
13560 |
0 |
0 |
0 |
| T113 |
0 |
1 |
0 |
0 |
| T130 |
2434 |
0 |
0 |
0 |
| T131 |
522 |
0 |
0 |
0 |
| T132 |
57645 |
0 |
0 |
0 |
| T133 |
2682 |
0 |
0 |
0 |
| T134 |
522 |
0 |
0 |
0 |
| T235 |
0 |
13 |
0 |
0 |
| T258 |
0 |
3 |
0 |
0 |
| T265 |
0 |
10 |
0 |
0 |
| T266 |
0 |
3 |
0 |
0 |
| T267 |
0 |
4 |
0 |
0 |
DetectedOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
15025 |
0 |
0 |
| T1 |
32514 |
104 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
188 |
0 |
0 |
| T12 |
0 |
291 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
85 |
0 |
0 |
| T26 |
0 |
202 |
0 |
0 |
| T32 |
0 |
42 |
0 |
0 |
| T33 |
0 |
53 |
0 |
0 |
| T42 |
0 |
76 |
0 |
0 |
| T65 |
0 |
122 |
0 |
0 |
| T107 |
0 |
507 |
0 |
0 |
DetectedPulseOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
328 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T107 |
0 |
9 |
0 |
0 |
DisabledIdleSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7184856 |
0 |
0 |
| T1 |
32514 |
28204 |
0 |
0 |
| T2 |
14635 |
2997 |
0 |
0 |
| T4 |
492 |
91 |
0 |
0 |
| T5 |
551 |
150 |
0 |
0 |
| T13 |
422 |
21 |
0 |
0 |
| T14 |
708 |
307 |
0 |
0 |
| T15 |
405 |
4 |
0 |
0 |
| T16 |
1007 |
606 |
0 |
0 |
| T17 |
495 |
94 |
0 |
0 |
| T18 |
503 |
102 |
0 |
0 |
DisabledNoDetection_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7186594 |
0 |
0 |
| T1 |
32514 |
28204 |
0 |
0 |
| T2 |
14635 |
3026 |
0 |
0 |
| T4 |
492 |
92 |
0 |
0 |
| T5 |
551 |
151 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
708 |
308 |
0 |
0 |
| T15 |
405 |
5 |
0 |
0 |
| T16 |
1007 |
607 |
0 |
0 |
| T17 |
495 |
95 |
0 |
0 |
| T18 |
503 |
103 |
0 |
0 |
EnterDebounceSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
446 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T10 |
0 |
1 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
2 |
0 |
0 |
| T26 |
0 |
5 |
0 |
0 |
| T32 |
0 |
9 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
EnterDetectSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
385 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T107 |
0 |
9 |
0 |
0 |
EnterStableSt_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
328 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T107 |
0 |
9 |
0 |
0 |
PulseIsPulse_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
328 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T12 |
0 |
6 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
1 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T107 |
0 |
9 |
0 |
0 |
StayInStableSt
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
14666 |
0 |
0 |
| T1 |
32514 |
102 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
186 |
0 |
0 |
| T12 |
0 |
281 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T25 |
0 |
83 |
0 |
0 |
| T26 |
0 |
199 |
0 |
0 |
| T32 |
0 |
35 |
0 |
0 |
| T33 |
0 |
52 |
0 |
0 |
| T42 |
0 |
75 |
0 |
0 |
| T65 |
0 |
120 |
0 |
0 |
| T107 |
0 |
498 |
0 |
0 |
gen_high_level_sva.HighLevelEvent_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
7527380 |
0 |
0 |
| T1 |
32514 |
32101 |
0 |
0 |
| T2 |
14635 |
3026 |
0 |
0 |
| T4 |
492 |
92 |
0 |
0 |
| T5 |
551 |
151 |
0 |
0 |
| T13 |
422 |
22 |
0 |
0 |
| T14 |
708 |
308 |
0 |
0 |
| T15 |
405 |
5 |
0 |
0 |
| T16 |
1007 |
607 |
0 |
0 |
| T17 |
495 |
95 |
0 |
0 |
| T18 |
503 |
103 |
0 |
0 |
gen_not_sticky_sva.StableStDropOut_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
8184812 |
294 |
0 |
0 |
| T1 |
32514 |
2 |
0 |
0 |
| T2 |
14635 |
0 |
0 |
0 |
| T6 |
0 |
2 |
0 |
0 |
| T12 |
0 |
2 |
0 |
0 |
| T13 |
422 |
0 |
0 |
0 |
| T14 |
708 |
0 |
0 |
0 |
| T15 |
405 |
0 |
0 |
0 |
| T16 |
1007 |
0 |
0 |
0 |
| T17 |
495 |
0 |
0 |
0 |
| T18 |
503 |
0 |
0 |
0 |
| T19 |
494 |
0 |
0 |
0 |
| T20 |
434 |
0 |
0 |
0 |
| T26 |
0 |
3 |
0 |
0 |
| T32 |
0 |
7 |
0 |
0 |
| T33 |
0 |
1 |
0 |
0 |
| T42 |
0 |
1 |
0 |
0 |
| T65 |
0 |
2 |
0 |
0 |
| T71 |
0 |
13 |
0 |
0 |
| T107 |
0 |
9 |
0 |
0 |