dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.56 95.65 90.48 83.33 95.00 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.64 95.65 90.48 83.33 95.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.05 100.00 95.24 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.21 93.48 90.48 83.33 90.00 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.21 93.48 90.48 83.33 90.00 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT42,T46,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT42,T46,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT42,T46,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T11,T42
10CoveredT5,T6,T1
11CoveredT42,T46,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT42,T46,T45
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT42,T46,T45
01CoveredT42,T46,T108
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT42,T46,T45
1-CoveredT42,T46,T108

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T42,T46,T45
DetectSt 168 Covered T42,T46,T45
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T42,T46,T45


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T42,T46,T45
DebounceSt->IdleSt 163 Covered T105,T184
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T42,T46,T45
IdleSt->DebounceSt 148 Covered T42,T46,T45
StableSt->IdleSt 206 Covered T42,T46,T205



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T42,T46,T45
0 1 Covered T42,T46,T45
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T42,T46,T45
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T42,T46,T45
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T42,T46,T45
DebounceSt - 0 1 0 - - - Covered T184
DebounceSt - 0 0 - - - - Covered T42,T46,T45
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T42,T46,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T42,T46,T108
StableSt - - - - - - 0 Covered T42,T46,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 48 0 0
CntIncr_A 5916283 1249 0 0
CntNoWrap_A 5916283 5441427 0 0
DetectStDropOut_A 5916283 0 0 0
DetectedOut_A 5916283 1679 0 0
DetectedPulseOut_A 5916283 23 0 0
DisabledIdleSt_A 5916283 5273465 0 0
DisabledNoDetection_A 5916283 5275427 0 0
EnterDebounceSt_A 5916283 25 0 0
EnterDetectSt_A 5916283 23 0 0
EnterStableSt_A 5916283 23 0 0
PulseIsPulse_A 5916283 23 0 0
StayInStableSt 5916283 1643 0 0
gen_high_level_sva.HighLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 9 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 48 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 4 0 0
T45 0 2 0 0
T46 0 2 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T105 0 1 0 0
T108 0 4 0 0
T171 0 2 0 0
T205 0 2 0 0
T206 0 2 0 0
T207 0 2 0 0
T208 0 4 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1249 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 124 0 0
T45 0 41 0 0
T46 0 70 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T105 0 30 0 0
T108 0 38 0 0
T171 0 50 0 0
T205 0 44 0 0
T206 0 76 0 0
T207 0 36 0 0
T208 0 38 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441427 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1679 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 60 0 0
T45 0 172 0 0
T46 0 112 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 181 0 0
T169 0 85 0 0
T171 0 42 0 0
T205 0 40 0 0
T206 0 92 0 0
T207 0 7 0 0
T208 0 96 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 23 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 2 0 0
T45 0 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 2 0 0
T169 0 1 0 0
T171 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0
T207 0 1 0 0
T208 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5273465 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5275427 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 25 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 2 0 0
T45 0 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T105 0 1 0 0
T108 0 2 0 0
T171 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0
T207 0 1 0 0
T208 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 23 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 2 0 0
T45 0 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 2 0 0
T169 0 1 0 0
T171 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0
T207 0 1 0 0
T208 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 23 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 2 0 0
T45 0 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 2 0 0
T169 0 1 0 0
T171 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0
T207 0 1 0 0
T208 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 23 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 2 0 0
T45 0 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 2 0 0
T169 0 1 0 0
T171 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0
T207 0 1 0 0
T208 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1643 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 57 0 0
T45 0 170 0 0
T46 0 111 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 178 0 0
T169 0 83 0 0
T171 0 40 0 0
T205 0 38 0 0
T206 0 90 0 0
T207 0 6 0 0
T208 0 93 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 9 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T42 968 1 0 0
T46 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T108 0 1 0 0
T188 0 1 0 0
T207 0 1 0 0
T208 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T212 0 1 0 0
T213 0 1 0 0
T214 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT4,T42,T43

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT4,T42,T43

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT4,T42,T43

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT4,T42,T43
10CoveredT5,T6,T1
11CoveredT4,T42,T43

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT4,T42,T43
01CoveredT108
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT4,T42,T43
01CoveredT4,T42,T47
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT4,T42,T43
1-CoveredT4,T42,T47

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T4,T42,T43
DetectSt 168 Covered T4,T42,T43
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T4,T42,T43


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T4,T42,T43
DebounceSt->IdleSt 163 Covered T44,T204,T105
DetectSt->IdleSt 186 Covered T108
DetectSt->StableSt 191 Covered T4,T42,T43
IdleSt->DebounceSt 148 Covered T4,T42,T43
StableSt->IdleSt 206 Covered T4,T42,T43



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T4,T42,T43
0 1 Covered T4,T42,T43
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T4,T42,T43
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T4,T42,T43
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T4,T42,T43
DebounceSt - 0 1 0 - - - Covered T44,T214,T215
DebounceSt - 0 0 - - - - Covered T4,T42,T43
DetectSt - - - - 1 - - Covered T108
DetectSt - - - - 0 1 - Covered T4,T42,T43
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T4,T42,T47
StableSt - - - - - - 0 Covered T4,T42,T43
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 94 0 0
CntIncr_A 5916283 30490 0 0
CntNoWrap_A 5916283 5441381 0 0
DetectStDropOut_A 5916283 1 0 0
DetectedOut_A 5916283 44844 0 0
DetectedPulseOut_A 5916283 44 0 0
DisabledIdleSt_A 5916283 5300472 0 0
DisabledNoDetection_A 5916283 5302430 0 0
EnterDebounceSt_A 5916283 50 0 0
EnterDetectSt_A 5916283 45 0 0
EnterStableSt_A 5916283 44 0 0
PulseIsPulse_A 5916283 44 0 0
StayInStableSt 5916283 44786 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5916283 1892 0 0
gen_low_level_sva.LowLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 29 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 94 0 0
T4 746 4 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 4 0 0
T43 0 2 0 0
T44 0 1 0 0
T46 0 4 0 0
T47 0 2 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 2 0 0
T167 0 2 0 0
T186 0 2 0 0
T216 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 30490 0 0
T4 746 64 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 124 0 0
T43 0 52 0 0
T44 0 45 0 0
T46 0 140 0 0
T47 0 100 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 22 0 0
T167 0 22 0 0
T186 0 14 0 0
T216 0 63 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441381 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 341 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1 0 0
T102 1208 0 0 0
T103 1283 0 0 0
T108 674 1 0 0
T202 460 0 0 0
T217 27780 0 0 0
T218 644 0 0 0
T219 507 0 0 0
T220 601 0 0 0
T221 501 0 0 0
T222 492 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 44844 0 0
T4 746 77 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 148 0 0
T43 0 127 0 0
T46 0 291 0 0
T47 0 2 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 57 0 0
T167 0 8 0 0
T186 0 41 0 0
T205 0 13 0 0
T216 0 43 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 44 0 0
T4 746 2 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T43 0 1 0 0
T46 0 2 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 1 0 0
T167 0 1 0 0
T186 0 1 0 0
T205 0 1 0 0
T216 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5300472 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 3 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5302430 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 3 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 50 0 0
T4 746 2 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T43 0 1 0 0
T44 0 1 0 0
T46 0 2 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 1 0 0
T167 0 1 0 0
T186 0 1 0 0
T216 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 45 0 0
T4 746 2 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T43 0 1 0 0
T46 0 2 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 1 0 0
T167 0 1 0 0
T186 0 1 0 0
T205 0 1 0 0
T216 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 44 0 0
T4 746 2 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T43 0 1 0 0
T46 0 2 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 1 0 0
T167 0 1 0 0
T186 0 1 0 0
T205 0 1 0 0
T216 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 44 0 0
T4 746 2 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T43 0 1 0 0
T46 0 2 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 1 0 0
T167 0 1 0 0
T186 0 1 0 0
T205 0 1 0 0
T216 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 44786 0 0
T4 746 74 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 146 0 0
T43 0 125 0 0
T46 0 288 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T92 0 55 0 0
T167 0 7 0 0
T186 0 39 0 0
T205 0 12 0 0
T216 0 42 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1892 0 0
T1 20180 0 0 0
T2 28487 0 0 0
T3 25937 0 0 0
T4 746 2 0 0
T5 423 2 0 0
T6 422 3 0 0
T7 17991 0 0 0
T8 0 1 0 0
T13 527 6 0 0
T14 489 5 0 0
T15 404 0 0 0
T25 0 5 0 0
T26 0 6 0 0
T68 0 6 0 0
T69 0 2 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 29 0 0
T4 746 1 0 0
T8 612 0 0 0
T13 527 0 0 0
T14 489 0 0 0
T15 404 0 0 0
T16 10468 0 0 0
T17 402 0 0 0
T25 526 0 0 0
T42 0 2 0 0
T46 0 1 0 0
T47 0 1 0 0
T62 405 0 0 0
T68 653 0 0 0
T167 0 1 0 0
T171 0 1 0 0
T189 0 1 0 0
T190 0 2 0 0
T205 0 1 0 0
T216 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT42,T49,T47

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT42,T49,T47

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT42,T49,T47

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT42,T49,T47
10CoveredT5,T6,T1
11CoveredT42,T49,T47

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT42,T49,T47
01CoveredT92,T39,T223
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT42,T49,T47
01CoveredT47,T46,T216
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT42,T49,T47
1-CoveredT47,T46,T216

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T42,T49,T47
DetectSt 168 Covered T42,T49,T47
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T42,T49,T47


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T42,T49,T47
DebounceSt->IdleSt 163 Covered T105,T177,T181
DetectSt->IdleSt 186 Covered T92,T39,T223
DetectSt->StableSt 191 Covered T42,T49,T47
IdleSt->DebounceSt 148 Covered T42,T49,T47
StableSt->IdleSt 206 Covered T47,T46,T216



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T42,T49,T47
0 1 Covered T42,T49,T47
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T42,T49,T47
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T42,T49,T47
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T42,T49,T47
DebounceSt - 0 1 0 - - - Covered T177,T181,T214
DebounceSt - 0 0 - - - - Covered T42,T49,T47
DetectSt - - - - 1 - - Covered T92,T39,T223
DetectSt - - - - 0 1 - Covered T42,T49,T47
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T47,T46,T216
StableSt - - - - - - 0 Covered T42,T49,T47
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 74 0 0
CntIncr_A 5916283 30245 0 0
CntNoWrap_A 5916283 5441401 0 0
DetectStDropOut_A 5916283 3 0 0
DetectedOut_A 5916283 102224 0 0
DetectedPulseOut_A 5916283 32 0 0
DisabledIdleSt_A 5916283 5303657 0 0
DisabledNoDetection_A 5916283 5305623 0 0
EnterDebounceSt_A 5916283 39 0 0
EnterDetectSt_A 5916283 35 0 0
EnterStableSt_A 5916283 32 0 0
PulseIsPulse_A 5916283 32 0 0
StayInStableSt 5916283 102174 0 0
gen_high_level_sva.HighLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 74 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 4 0 0
T40 0 2 0 0
T42 968 2 0 0
T46 0 2 0 0
T47 0 2 0 0
T48 0 2 0 0
T49 0 2 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T92 0 2 0 0
T205 0 2 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 30245 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 192 0 0
T40 0 81 0 0
T42 968 62 0 0
T46 0 70 0 0
T47 0 100 0 0
T48 0 96 0 0
T49 0 45 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T92 0 22 0 0
T205 0 44 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 63 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441401 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 3 0 0
T39 22265 1 0 0
T92 512 1 0 0
T119 5381 0 0 0
T155 553 0 0 0
T191 738 0 0 0
T192 1513 0 0 0
T193 1354 0 0 0
T223 0 1 0 0
T224 403 0 0 0
T225 425 0 0 0
T226 422 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 102224 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 287 0 0
T40 0 255 0 0
T42 968 228 0 0
T46 0 41 0 0
T47 0 2 0 0
T48 0 44 0 0
T49 0 43 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T171 0 222 0 0
T205 0 40 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 43 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 32 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 968 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T171 0 1 0 0
T205 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5303657 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5305623 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 39 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 2 0 0
T40 0 1 0 0
T42 968 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T92 0 1 0 0
T205 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 35 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 2 0 0
T40 0 1 0 0
T42 968 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T92 0 1 0 0
T205 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 32 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 968 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T171 0 1 0 0
T205 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 32 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 1 0 0
T40 0 1 0 0
T42 968 1 0 0
T46 0 1 0 0
T47 0 1 0 0
T48 0 1 0 0
T49 0 1 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T171 0 1 0 0
T205 0 1 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 102174 0 0
T35 18631 0 0 0
T38 37173 0 0 0
T39 0 285 0 0
T40 0 253 0 0
T42 968 226 0 0
T46 0 40 0 0
T47 0 1 0 0
T48 0 42 0 0
T49 0 41 0 0
T54 15540 0 0 0
T80 500 0 0 0
T87 533 0 0 0
T88 502 0 0 0
T171 0 220 0 0
T205 0 38 0 0
T209 871 0 0 0
T210 402 0 0 0
T211 402 0 0 0
T216 0 42 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 13 0 0
T46 0 1 0 0
T47 2047 1 0 0
T55 744 0 0 0
T92 512 0 0 0
T98 9028 0 0 0
T107 0 1 0 0
T144 15512 0 0 0
T154 25489 0 0 0
T155 553 0 0 0
T172 0 2 0 0
T173 0 1 0 0
T189 0 2 0 0
T191 738 0 0 0
T192 1513 0 0 0
T193 1354 0 0 0
T204 0 1 0 0
T212 0 1 0 0
T216 0 1 0 0
T227 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT10,T39,T46

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT10,T39,T46

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT10,T39,T46

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T11,T39
10CoveredT5,T6,T1
11CoveredT10,T39,T46

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T39,T46
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T39,T46
01CoveredT39,T172,T189
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T39,T46
1-CoveredT39,T172,T189

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T39,T46
DetectSt 168 Covered T10,T39,T46
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T10,T39,T46


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T39,T46
DebounceSt->IdleSt 163 Covered T105,T228
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T10,T39,T46
IdleSt->DebounceSt 148 Covered T10,T39,T46
StableSt->IdleSt 206 Covered T39,T172,T189



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 19 95.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T10,T39,T46
0 1 Covered T10,T39,T46
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T10,T39,T46
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T39,T46
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T10,T39,T46
DebounceSt - 0 1 0 - - - Covered T228
DebounceSt - 0 0 - - - - Covered T10,T39,T46
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T10,T39,T46
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T39,T172,T189
StableSt - - - - - - 0 Covered T10,T39,T46
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 50 0 0
CntIncr_A 5916283 7160 0 0
CntNoWrap_A 5916283 5441425 0 0
DetectStDropOut_A 5916283 0 0 0
DetectedOut_A 5916283 14787 0 0
DetectedPulseOut_A 5916283 24 0 0
DisabledIdleSt_A 5916283 5271524 0 0
DisabledNoDetection_A 5916283 5273485 0 0
EnterDebounceSt_A 5916283 26 0 0
EnterDetectSt_A 5916283 24 0 0
EnterStableSt_A 5916283 24 0 0
PulseIsPulse_A 5916283 24 0 0
StayInStableSt 5916283 14749 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5916283 5488 0 0
gen_low_level_sva.LowLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 9 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 50 0 0
T10 642 2 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 2 0 0
T46 0 2 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 1 0 0
T172 0 4 0 0
T174 0 2 0 0
T189 0 4 0 0
T207 0 2 0 0
T208 0 2 0 0
T216 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 7160 0 0
T10 642 88 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 96 0 0
T46 0 70 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 29 0 0
T172 0 54 0 0
T174 0 68 0 0
T189 0 184 0 0
T207 0 36 0 0
T208 0 19 0 0
T216 0 63 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441425 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 14787 0 0
T10 642 39 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 233 0 0
T46 0 160 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 127 0 0
T174 0 239 0 0
T189 0 83 0 0
T207 0 164 0 0
T208 0 138 0 0
T216 0 42 0 0
T229 0 36 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 1 0 0
T46 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 2 0 0
T174 0 1 0 0
T189 0 2 0 0
T207 0 1 0 0
T208 0 1 0 0
T216 0 1 0 0
T229 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5271524 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5273485 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 26 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 1 0 0
T46 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 1 0 0
T172 0 2 0 0
T174 0 1 0 0
T189 0 2 0 0
T207 0 1 0 0
T208 0 1 0 0
T216 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 1 0 0
T46 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 2 0 0
T174 0 1 0 0
T189 0 2 0 0
T207 0 1 0 0
T208 0 1 0 0
T216 0 1 0 0
T229 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 1 0 0
T46 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 2 0 0
T174 0 1 0 0
T189 0 2 0 0
T207 0 1 0 0
T208 0 1 0 0
T216 0 1 0 0
T229 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 1 0 0
T46 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 2 0 0
T174 0 1 0 0
T189 0 2 0 0
T207 0 1 0 0
T208 0 1 0 0
T216 0 1 0 0
T229 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 14749 0 0
T10 642 37 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T39 0 232 0 0
T46 0 158 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T172 0 125 0 0
T174 0 238 0 0
T189 0 80 0 0
T207 0 162 0 0
T208 0 136 0 0
T216 0 40 0 0
T229 0 34 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5488 0 0
T1 20180 13 0 0
T2 28487 11 0 0
T3 25937 29 0 0
T4 746 1 0 0
T5 423 4 0 0
T6 422 2 0 0
T7 17991 35 0 0
T13 527 3 0 0
T14 489 7 0 0
T15 404 0 0 0
T16 0 32 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 9 0 0
T39 22265 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T172 0 2 0 0
T174 0 1 0 0
T181 0 1 0 0
T189 0 1 0 0
T225 425 0 0 0
T226 422 0 0 0
T230 0 1 0 0
T231 0 1 0 0
T232 0 1 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
60 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 1 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 1 1
187 1 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions212095.24
Logical212095.24
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT10,T47,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT10,T47,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT10,T47,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T43,T47
10CoveredT5,T6,T1
11CoveredT10,T47,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T47,T45
01CoveredT228
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T47,T45
01CoveredT45,T171,T173
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T47,T45
1-CoveredT45,T171,T173

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T47,T45
DetectSt 168 Covered T10,T47,T45
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T10,T47,T45


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T47,T45
DebounceSt->IdleSt 163 Covered T105,T228,T236
DetectSt->IdleSt 186 Covered T228
DetectSt->StableSt 191 Covered T10,T47,T45
IdleSt->DebounceSt 148 Covered T10,T47,T45
StableSt->IdleSt 206 Covered T47,T45,T205



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T10,T47,T45
0 1 Covered T10,T47,T45
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T10,T47,T45
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T47,T45
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T10,T47,T45
DebounceSt - 0 1 0 - - - Covered T228,T236
DebounceSt - 0 0 - - - - Covered T10,T47,T45
DetectSt - - - - 1 - - Covered T228
DetectSt - - - - 0 1 - Covered T10,T47,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T45,T171,T173
StableSt - - - - - - 0 Covered T10,T47,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 97 0 0
CntIncr_A 5916283 58496 0 0
CntNoWrap_A 5916283 5441378 0 0
DetectStDropOut_A 5916283 1 0 0
DetectedOut_A 5916283 47284 0 0
DetectedPulseOut_A 5916283 46 0 0
DisabledIdleSt_A 5916283 5301707 0 0
DisabledNoDetection_A 5916283 5303667 0 0
EnterDebounceSt_A 5916283 50 0 0
EnterDetectSt_A 5916283 47 0 0
EnterStableSt_A 5916283 46 0 0
PulseIsPulse_A 5916283 46 0 0
StayInStableSt 5916283 47217 0 0
gen_high_level_sva.HighLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 24 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 97 0 0
T10 642 2 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 4 0 0
T47 0 2 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 1 0 0
T107 0 2 0 0
T171 0 2 0 0
T173 0 6 0 0
T204 0 8 0 0
T205 0 2 0 0
T237 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 58496 0 0
T10 642 88 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 82 0 0
T47 0 100 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 28 0 0
T107 0 11 0 0
T171 0 50 0 0
T173 0 210 0 0
T204 0 55959 0 0
T205 0 44 0 0
T237 0 31 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441378 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 1 0 0
T228 737 1 0 0
T238 522 0 0 0
T239 408 0 0 0
T240 422 0 0 0
T241 39007 0 0 0
T242 1088 0 0 0
T243 606 0 0 0
T244 18314 0 0 0
T245 10299 0 0 0
T246 503 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 47284 0 0
T10 642 144 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 74 0 0
T47 0 145 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 127 0 0
T171 0 44 0 0
T173 0 51 0 0
T184 0 137 0 0
T204 0 44050 0 0
T205 0 98 0 0
T237 0 40 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 46 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 2 0 0
T47 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 1 0 0
T171 0 1 0 0
T173 0 3 0 0
T184 0 1 0 0
T204 0 4 0 0
T205 0 1 0 0
T237 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5301707 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5303667 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 50 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 2 0 0
T47 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T105 0 1 0 0
T107 0 1 0 0
T171 0 1 0 0
T173 0 3 0 0
T204 0 4 0 0
T205 0 1 0 0
T237 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 47 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 2 0 0
T47 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 1 0 0
T171 0 1 0 0
T173 0 3 0 0
T184 0 1 0 0
T204 0 4 0 0
T205 0 1 0 0
T237 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 46 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 2 0 0
T47 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 1 0 0
T171 0 1 0 0
T173 0 3 0 0
T184 0 1 0 0
T204 0 4 0 0
T205 0 1 0 0
T237 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 46 0 0
T10 642 1 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 2 0 0
T47 0 1 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 1 0 0
T171 0 1 0 0
T173 0 3 0 0
T184 0 1 0 0
T204 0 4 0 0
T205 0 1 0 0
T237 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 47217 0 0
T10 642 142 0 0
T11 506 0 0 0
T12 21456 0 0 0
T27 579 0 0 0
T45 0 71 0 0
T47 0 143 0 0
T63 8402 0 0 0
T64 674 0 0 0
T70 908 0 0 0
T77 410 0 0 0
T78 522 0 0 0
T79 453 0 0 0
T107 0 125 0 0
T171 0 43 0 0
T173 0 47 0 0
T184 0 136 0 0
T204 0 44044 0 0
T205 0 96 0 0
T237 0 38 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T45 818 1 0 0
T170 0 2 0 0
T171 827 1 0 0
T173 0 2 0 0
T184 0 1 0 0
T188 0 1 0 0
T204 0 2 0 0
T205 2677 0 0 0
T229 0 1 0 0
T247 0 1 0 0
T248 0 1 0 0
T249 522 0 0 0
T250 491 0 0 0
T251 18494 0 0 0
T252 1344 0 0 0
T253 32044 0 0 0
T254 4670 0 0 0
T255 636 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
58 1 1
69 1 1
70 1 1
72 1 1
76 1 1
92 1 1
99 1 1
101 1 1
104 1 1
105 1 1
107 1 1
125 1 1
128 1 1
129 1 1
132 1 1
133 1 1
138 1 1
140 1 1
147 1 1
148 1 1
149 1 1
MISSING_ELSE
160 1 1
162 1 1
163 1 1
164 1 1
165 1 1
166 1 1
167 1 1
168 1 1
170 0 1
MISSING_ELSE
181 1 1
182 1 1
185 1 1
186 0 1
187 0 1
190 1 1
191 1 1
192 1 1
193 1 1
194 1 1
==> MISSING_ELSE
205 1 1
206 1 1
209 1 1
Exclude Annotation: VC_COV_UNR
219 1 1
220 1 1
222 1 1


Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions211990.48
Logical211990.48
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT5,T6,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T6,T1
10CoveredT5,T6,T1
11CoveredT5,T6,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT39,T44,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTestsExclude Annotation
0ExcludedT5,T6,T1 VC_COV_UNR
1CoveredT39,T44,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT5,T6,T1
1CoveredT39,T44,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T43,T47
10CoveredT5,T6,T1
11CoveredT39,T44,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT39,T44,T45
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT39,T44,T45
01CoveredT39,T45,T173
10CoveredT67

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT39,T44,T45
1-CoveredT39,T45,T173

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T39,T44,T45
DetectSt 168 Covered T39,T44,T45
IdleSt 163 Covered T5,T6,T1
StableSt 191 Covered T39,T44,T45


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T39,T44,T45
DebounceSt->IdleSt 163 Covered T105
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T39,T44,T45
IdleSt->DebounceSt 148 Covered T39,T44,T45
StableSt->IdleSt 206 Covered T39,T45,T173



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 20 18 90.00
TERNARY 92 2 2 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv' or '../src/lowrisc_ip_sysrst_ctrl_1.0/rtl/sysrst_ctrl_detect.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 92 (cnt_clr) ? -2-: 92 (cnt_en) ?

Branches:
-1--2-StatusTestsExclude Annotation
1 - Covered T39,T44,T45
0 1 Covered T39,T44,T45
0 0 Excluded T5,T6,T1 VC_COV_UNR


LineNo. Expression -1-: 99 (thresh_sel) ?

Branches:
-1-StatusTests
1 Covered T39,T44,T45
0 Covered T5,T6,T1


LineNo. Expression -1-: 104 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 140 case (state_q) -2-: 147 if ((trigger_event && cfg_enable_i)) -3-: 162 if ((!cfg_enable_i)) -4-: 165 if (cnt_done) -5-: 167 if (trigger_active) -6-: 185 if (((!cfg_enable_i) || (!trigger_active))) -7-: 190 if (cnt_done) -8-: 205 if (((!cfg_enable_i) || ((!trigger_active) && (!Sticky))))

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T39,T44,T45
IdleSt 0 - - - - - - Covered T5,T6,T1
DebounceSt - 1 - - - - - Covered T105
DebounceSt - 0 1 1 - - - Covered T39,T44,T45
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T39,T44,T45
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T39,T44,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T39,T45,T173
StableSt - - - - - - 0 Covered T39,T44,T45
default - - - - - - - Excluded VC_COV_UNR


LineNo. Expression -1-: 219 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


LineNo. Expression -1-: 69 if ((!rst_ni))

Branches:
-1-StatusTests
1 Covered T5,T6,T1
0 Covered T5,T6,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5916283 49 0 0
CntIncr_A 5916283 7221 0 0
CntNoWrap_A 5916283 5441426 0 0
DetectStDropOut_A 5916283 0 0 0
DetectedOut_A 5916283 7819 0 0
DetectedPulseOut_A 5916283 24 0 0
DisabledIdleSt_A 5916283 5398973 0 0
DisabledNoDetection_A 5916283 5400930 0 0
EnterDebounceSt_A 5916283 25 0 0
EnterDetectSt_A 5916283 24 0 0
EnterStableSt_A 5916283 24 0 0
PulseIsPulse_A 5916283 24 0 0
StayInStableSt 5916283 7785 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 5916283 5245 0 0
gen_low_level_sva.LowLevelEvent_A 5916283 5443473 0 0
gen_not_sticky_sva.StableStDropOut_A 5916283 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 49 0 0
T39 22265 2 0 0
T44 0 2 0 0
T45 0 2 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T105 0 1 0 0
T120 5519 0 0 0
T171 0 2 0 0
T173 0 4 0 0
T174 0 4 0 0
T204 0 4 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 4 0 0
T257 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 7221 0 0
T39 22265 96 0 0
T44 0 45 0 0
T45 0 41 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T105 0 29 0 0
T120 5519 0 0 0
T171 0 50 0 0
T173 0 140 0 0
T174 0 136 0 0
T204 0 141 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 48 0 0
T257 0 63 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5441426 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 7819 0 0
T39 22265 136 0 0
T44 0 43 0 0
T45 0 209 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 85 0 0
T171 0 222 0 0
T173 0 184 0 0
T174 0 320 0 0
T204 0 104 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 85 0 0
T257 0 162 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T39 22265 1 0 0
T44 0 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 1 0 0
T171 0 1 0 0
T173 0 2 0 0
T174 0 2 0 0
T204 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 2 0 0
T257 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5398973 0 0
T1 20180 19765 0 0
T2 28487 28062 0 0
T3 25937 25518 0 0
T4 746 345 0 0
T5 423 22 0 0
T6 422 21 0 0
T7 17991 17582 0 0
T13 527 126 0 0
T14 489 88 0 0
T15 404 3 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5400930 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 25 0 0
T39 22265 1 0 0
T44 0 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T105 0 1 0 0
T120 5519 0 0 0
T171 0 1 0 0
T173 0 2 0 0
T174 0 2 0 0
T204 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 2 0 0
T257 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T39 22265 1 0 0
T44 0 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 1 0 0
T171 0 1 0 0
T173 0 2 0 0
T174 0 2 0 0
T204 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 2 0 0
T257 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T39 22265 1 0 0
T44 0 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 1 0 0
T171 0 1 0 0
T173 0 2 0 0
T174 0 2 0 0
T204 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 2 0 0
T257 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 24 0 0
T39 22265 1 0 0
T44 0 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 1 0 0
T171 0 1 0 0
T173 0 2 0 0
T174 0 2 0 0
T204 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 2 0 0
T257 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 7785 0 0
T39 22265 135 0 0
T44 0 41 0 0
T45 0 208 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T169 0 83 0 0
T171 0 220 0 0
T173 0 182 0 0
T174 0 317 0 0
T204 0 100 0 0
T225 425 0 0 0
T226 422 0 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T256 0 83 0 0
T257 0 160 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5245 0 0
T1 20180 13 0 0
T2 28487 15 0 0
T3 25937 32 0 0
T4 746 0 0 0
T5 423 4 0 0
T6 422 3 0 0
T7 17991 26 0 0
T13 527 3 0 0
T14 489 8 0 0
T15 404 0 0 0
T16 0 26 0 0
T25 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 5443473 0 0
T1 20180 19773 0 0
T2 28487 28075 0 0
T3 25937 25528 0 0
T4 746 346 0 0
T5 423 23 0 0
T6 422 22 0 0
T7 17991 17587 0 0
T13 527 127 0 0
T14 489 89 0 0
T15 404 4 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5916283 13 0 0
T39 22265 1 0 0
T45 0 1 0 0
T71 2083 0 0 0
T90 506 0 0 0
T91 526 0 0 0
T120 5519 0 0 0
T166 0 1 0 0
T173 0 2 0 0
T174 0 1 0 0
T215 0 2 0 0
T225 425 0 0 0
T226 422 0 0 0
T230 0 1 0 0
T232 0 1 0 0
T233 402 0 0 0
T234 404 0 0 0
T235 523 0 0 0
T248 0 1 0 0
T256 0 2 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%