Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 26 | 22 | 84.62 |
| Logical | 26 | 22 | 84.62 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (8'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T14,T15,T16 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Covered | T12,T14,T17 |
| 1 | Covered | T11,T12,T13 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Covered | T12,T14,T17 |
| 1 | Covered | T11,T12,T13 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | 1 | Covered | T14,T15,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T11,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T19 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T14,T15,T16 |
| 1 | 0 | Covered | T11,T12,T13 |
| 1 | 1 | Covered | T11,T12,T13 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T11,T12,T13 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T14,T15,T16 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T11,T12,T13 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T11,T12,T13 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
88 |
3 |
3 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T14,T15,T16 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T12,T14,T17 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T11,T12,T13 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T11,T12,T13 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
615970 |
526757 |
0 |
0 |
| T12 |
723666 |
329317 |
0 |
0 |
| T13 |
152434 |
9713 |
0 |
0 |
| T14 |
1490488 |
622810 |
0 |
0 |
| T17 |
0 |
781661 |
0 |
0 |
| T19 |
421620 |
205978 |
0 |
0 |
| T20 |
736318 |
303875 |
0 |
0 |
| T21 |
1624426 |
189593 |
0 |
0 |
| T22 |
1094966 |
546255 |
0 |
0 |
| T23 |
658410 |
251722 |
0 |
0 |
| T24 |
725462 |
646144 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
615970 |
615952 |
0 |
0 |
| T12 |
723666 |
723492 |
0 |
0 |
| T13 |
152434 |
152304 |
0 |
0 |
| T14 |
1490488 |
1490462 |
0 |
0 |
| T19 |
421620 |
421604 |
0 |
0 |
| T20 |
736318 |
736300 |
0 |
0 |
| T21 |
1624426 |
1624300 |
0 |
0 |
| T22 |
1094966 |
1094858 |
0 |
0 |
| T23 |
658410 |
658246 |
0 |
0 |
| T24 |
725462 |
725444 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
615970 |
615952 |
0 |
0 |
| T12 |
723666 |
723492 |
0 |
0 |
| T13 |
152434 |
152304 |
0 |
0 |
| T14 |
1490488 |
1490462 |
0 |
0 |
| T19 |
421620 |
421604 |
0 |
0 |
| T20 |
736318 |
736300 |
0 |
0 |
| T21 |
1624426 |
1624300 |
0 |
0 |
| T22 |
1094966 |
1094858 |
0 |
0 |
| T23 |
658410 |
658246 |
0 |
0 |
| T24 |
725462 |
725444 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
615970 |
615952 |
0 |
0 |
| T12 |
723666 |
723492 |
0 |
0 |
| T13 |
152434 |
152304 |
0 |
0 |
| T14 |
1490488 |
1490462 |
0 |
0 |
| T19 |
421620 |
421604 |
0 |
0 |
| T20 |
736318 |
736300 |
0 |
0 |
| T21 |
1624426 |
1624300 |
0 |
0 |
| T22 |
1094966 |
1094858 |
0 |
0 |
| T23 |
658410 |
658246 |
0 |
0 |
| T24 |
725462 |
725444 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
615970 |
526757 |
0 |
0 |
| T12 |
723666 |
329317 |
0 |
0 |
| T13 |
152434 |
9713 |
0 |
0 |
| T14 |
1490488 |
622810 |
0 |
0 |
| T17 |
0 |
781661 |
0 |
0 |
| T19 |
421620 |
205978 |
0 |
0 |
| T20 |
736318 |
303875 |
0 |
0 |
| T21 |
1624426 |
189593 |
0 |
0 |
| T22 |
1094966 |
546255 |
0 |
0 |
| T23 |
658410 |
251722 |
0 |
0 |
| T24 |
725462 |
646144 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 26 | 22 | 84.62 |
| Logical | 26 | 22 | 84.62 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (8'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T14,T15,T16 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Covered | T12,T14,T17 |
| 1 | Covered | T11,T12,T13 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Covered | T12,T14,T17 |
| 1 | Covered | T11,T12,T13 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | 1 | Covered | T14,T15,T18 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T19 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T11,T12,T19 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T19 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T14,T15,T16 |
| 1 | 0 | Covered | T11,T12,T13 |
| 1 | 1 | Covered | T11,T12,T13 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T11,T12,T19 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T14,T15,T16 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T11,T12,T13 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T19 |
| 1 | Covered | T11,T12,T13 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
88 |
3 |
3 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T14,T15,T16 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T12,T14,T17 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T11,T12,T19 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T11,T12,T13 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T19 |
| 0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
294152 |
0 |
0 |
| T12 |
361833 |
327551 |
0 |
0 |
| T13 |
76217 |
0 |
0 |
0 |
| T14 |
745244 |
508477 |
0 |
0 |
| T17 |
0 |
570591 |
0 |
0 |
| T19 |
210810 |
97209 |
0 |
0 |
| T20 |
368159 |
172548 |
0 |
0 |
| T21 |
812213 |
121570 |
0 |
0 |
| T22 |
547483 |
546255 |
0 |
0 |
| T23 |
329205 |
221745 |
0 |
0 |
| T24 |
362731 |
156143 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
294152 |
0 |
0 |
| T12 |
361833 |
327551 |
0 |
0 |
| T13 |
76217 |
0 |
0 |
0 |
| T14 |
745244 |
508477 |
0 |
0 |
| T17 |
0 |
570591 |
0 |
0 |
| T19 |
210810 |
97209 |
0 |
0 |
| T20 |
368159 |
172548 |
0 |
0 |
| T21 |
812213 |
121570 |
0 |
0 |
| T22 |
547483 |
546255 |
0 |
0 |
| T23 |
329205 |
221745 |
0 |
0 |
| T24 |
362731 |
156143 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| ALWAYS | 70 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 84 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 86 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 87 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 88 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 99 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 146 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 162 | 1 | 1 | 100.00 |
| ALWAYS | 165 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 175 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 176 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 180 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 84 |
1 |
1 |
| 85 |
1 |
1 |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 88 |
1 |
1 |
| 92 |
1 |
1 |
| 93 |
1 |
1 |
| 98 |
1 |
1 |
| 99 |
1 |
1 |
| 100 |
1 |
1 |
| 145 |
1 |
1 |
| 146 |
1 |
1 |
| 162 |
1 |
1 |
| 165 |
1 |
1 |
| 166 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 175 |
1 |
1 |
| 176 |
1 |
1 |
| 180 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 26 | 22 | 84.62 |
| Logical | 26 | 22 | 84.62 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 88
EXPRESSION
Number Term
1 gen_normal_fifo.full ? (8'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value)))))
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T25,T26,T27 |
LINE 88
SUB-EXPRESSION
Number Term
1 (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((8'(gen_normal_fifo.wptr_value) - 8'(gen_normal_fifo.rptr_value))) : (((8'(Depth) - 8'(gen_normal_fifo.rptr_value)) + 8'(gen_normal_fifo.wptr_value))))
| -1- | Status | Tests |
| 0 | Covered | T14,T15,T16 |
| 1 | Covered | T11,T12,T13 |
LINE 88
SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
---------------------------1--------------------------
| -1- | Status | Tests |
| 0 | Covered | T14,T15,T16 |
| 1 | Covered | T11,T12,T13 |
LINE 92
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | 1 | Covered | T25,T26,T27 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T13 |
LINE 93
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T11,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T11,T12,T19 |
LINE 98
EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T25,T26,T27 |
| 1 | 0 | Covered | T11,T12,T13 |
| 1 | 1 | Covered | T11,T12,T13 |
LINE 100
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T11,T12,T13 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T11,T12,T13 |
LINE 145
EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
------------------------------------------------------1------------------------------------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T25,T26,T27 |
LINE 146
EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
----------------------------1---------------------------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T11,T12,T13 |
LINE 180
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T11,T12,T13 |
| 1 | Covered | T11,T12,T13 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
10 |
10 |
100.00 |
| TERNARY |
88 |
3 |
3 |
100.00 |
| TERNARY |
180 |
2 |
2 |
100.00 |
| IF |
70 |
3 |
3 |
100.00 |
| IF |
165 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 88 (gen_normal_fifo.full) ?
-2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T25,T26,T27 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T14,T15,T16 |
LineNo. Expression
-1-: 180 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 70 if ((!rst_ni))
-2-: 72 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T11,T12,T13 |
| 0 |
1 |
Covered |
T11,T12,T13 |
| 0 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 165 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T11,T12,T13 |
| 0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
232605 |
0 |
0 |
| T12 |
361833 |
1766 |
0 |
0 |
| T13 |
76217 |
9713 |
0 |
0 |
| T14 |
745244 |
114333 |
0 |
0 |
| T17 |
0 |
211070 |
0 |
0 |
| T19 |
210810 |
108769 |
0 |
0 |
| T20 |
368159 |
131327 |
0 |
0 |
| T21 |
812213 |
68023 |
0 |
0 |
| T22 |
547483 |
0 |
0 |
0 |
| T23 |
329205 |
29977 |
0 |
0 |
| T24 |
362731 |
490001 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
307976 |
0 |
0 |
| T12 |
361833 |
361746 |
0 |
0 |
| T13 |
76217 |
76152 |
0 |
0 |
| T14 |
745244 |
745231 |
0 |
0 |
| T19 |
210810 |
210802 |
0 |
0 |
| T20 |
368159 |
368150 |
0 |
0 |
| T21 |
812213 |
812150 |
0 |
0 |
| T22 |
547483 |
547429 |
0 |
0 |
| T23 |
329205 |
329123 |
0 |
0 |
| T24 |
362731 |
362722 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T11 |
307985 |
232605 |
0 |
0 |
| T12 |
361833 |
1766 |
0 |
0 |
| T13 |
76217 |
9713 |
0 |
0 |
| T14 |
745244 |
114333 |
0 |
0 |
| T17 |
0 |
211070 |
0 |
0 |
| T19 |
210810 |
108769 |
0 |
0 |
| T20 |
368159 |
131327 |
0 |
0 |
| T21 |
812213 |
68023 |
0 |
0 |
| T22 |
547483 |
0 |
0 |
0 |
| T23 |
329205 |
29977 |
0 |
0 |
| T24 |
362731 |
490001 |
0 |
0 |