Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164640 |
2615 |
0 |
0 |
T2 |
615898 |
643522 |
0 |
0 |
T3 |
320006 |
449347 |
0 |
0 |
T4 |
249384 |
145076 |
0 |
0 |
T5 |
1753408 |
936921 |
0 |
0 |
T6 |
345290 |
20832 |
0 |
0 |
T7 |
752960 |
441214 |
0 |
0 |
T8 |
1701080 |
809299 |
0 |
0 |
T9 |
279970 |
845717 |
0 |
0 |
T10 |
1016892 |
400333 |
0 |
0 |
T11 |
0 |
317127 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164640 |
164466 |
0 |
0 |
T2 |
615898 |
615878 |
0 |
0 |
T3 |
320006 |
319994 |
0 |
0 |
T4 |
249384 |
249364 |
0 |
0 |
T5 |
1753408 |
1753390 |
0 |
0 |
T6 |
345290 |
345108 |
0 |
0 |
T7 |
752960 |
752942 |
0 |
0 |
T8 |
1701080 |
1700978 |
0 |
0 |
T9 |
279970 |
279958 |
0 |
0 |
T10 |
1016892 |
1016732 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164640 |
164466 |
0 |
0 |
T2 |
615898 |
615878 |
0 |
0 |
T3 |
320006 |
319994 |
0 |
0 |
T4 |
249384 |
249364 |
0 |
0 |
T5 |
1753408 |
1753390 |
0 |
0 |
T6 |
345290 |
345108 |
0 |
0 |
T7 |
752960 |
752942 |
0 |
0 |
T8 |
1701080 |
1700978 |
0 |
0 |
T9 |
279970 |
279958 |
0 |
0 |
T10 |
1016892 |
1016732 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164640 |
164466 |
0 |
0 |
T2 |
615898 |
615878 |
0 |
0 |
T3 |
320006 |
319994 |
0 |
0 |
T4 |
249384 |
249364 |
0 |
0 |
T5 |
1753408 |
1753390 |
0 |
0 |
T6 |
345290 |
345108 |
0 |
0 |
T7 |
752960 |
752942 |
0 |
0 |
T8 |
1701080 |
1700978 |
0 |
0 |
T9 |
279970 |
279958 |
0 |
0 |
T10 |
1016892 |
1016732 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
164640 |
2615 |
0 |
0 |
T2 |
615898 |
643522 |
0 |
0 |
T3 |
320006 |
449347 |
0 |
0 |
T4 |
249384 |
145076 |
0 |
0 |
T5 |
1753408 |
936921 |
0 |
0 |
T6 |
345290 |
20832 |
0 |
0 |
T7 |
752960 |
441214 |
0 |
0 |
T8 |
1701080 |
809299 |
0 |
0 |
T9 |
279970 |
845717 |
0 |
0 |
T10 |
1016892 |
400333 |
0 |
0 |
T11 |
0 |
317127 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1890846982 |
0 |
0 |
T1 |
82320 |
10 |
0 |
0 |
T2 |
307949 |
141669 |
0 |
0 |
T3 |
160003 |
362159 |
0 |
0 |
T4 |
124692 |
138384 |
0 |
0 |
T5 |
876704 |
817772 |
0 |
0 |
T6 |
172645 |
19341 |
0 |
0 |
T7 |
376480 |
205651 |
0 |
0 |
T8 |
850540 |
310819 |
0 |
0 |
T9 |
139985 |
845717 |
0 |
0 |
T10 |
508446 |
0 |
0 |
0 |
T11 |
0 |
297866 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1890846982 |
0 |
0 |
T1 |
82320 |
10 |
0 |
0 |
T2 |
307949 |
141669 |
0 |
0 |
T3 |
160003 |
362159 |
0 |
0 |
T4 |
124692 |
138384 |
0 |
0 |
T5 |
876704 |
817772 |
0 |
0 |
T6 |
172645 |
19341 |
0 |
0 |
T7 |
376480 |
205651 |
0 |
0 |
T8 |
850540 |
310819 |
0 |
0 |
T9 |
139985 |
845717 |
0 |
0 |
T10 |
508446 |
0 |
0 |
0 |
T11 |
0 |
297866 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
687343245 |
0 |
0 |
T1 |
82320 |
2605 |
0 |
0 |
T2 |
307949 |
501853 |
0 |
0 |
T3 |
160003 |
87188 |
0 |
0 |
T4 |
124692 |
6692 |
0 |
0 |
T5 |
876704 |
119149 |
0 |
0 |
T6 |
172645 |
1491 |
0 |
0 |
T7 |
376480 |
235563 |
0 |
0 |
T8 |
850540 |
498480 |
0 |
0 |
T9 |
139985 |
0 |
0 |
0 |
T10 |
508446 |
400333 |
0 |
0 |
T11 |
0 |
19261 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
82320 |
82233 |
0 |
0 |
T2 |
307949 |
307939 |
0 |
0 |
T3 |
160003 |
159997 |
0 |
0 |
T4 |
124692 |
124682 |
0 |
0 |
T5 |
876704 |
876695 |
0 |
0 |
T6 |
172645 |
172554 |
0 |
0 |
T7 |
376480 |
376471 |
0 |
0 |
T8 |
850540 |
850489 |
0 |
0 |
T9 |
139985 |
139979 |
0 |
0 |
T10 |
508446 |
508366 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
687343245 |
0 |
0 |
T1 |
82320 |
2605 |
0 |
0 |
T2 |
307949 |
501853 |
0 |
0 |
T3 |
160003 |
87188 |
0 |
0 |
T4 |
124692 |
6692 |
0 |
0 |
T5 |
876704 |
119149 |
0 |
0 |
T6 |
172645 |
1491 |
0 |
0 |
T7 |
376480 |
235563 |
0 |
0 |
T8 |
850540 |
498480 |
0 |
0 |
T9 |
139985 |
0 |
0 |
0 |
T10 |
508446 |
400333 |
0 |
0 |
T11 |
0 |
19261 |
0 |
0 |