Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214730 |
355788 |
0 |
0 |
| T2 |
431962 |
406605 |
0 |
0 |
| T3 |
230668 |
12561 |
0 |
0 |
| T4 |
254342 |
786617 |
0 |
0 |
| T5 |
556214 |
242468 |
0 |
0 |
| T6 |
436432 |
876943 |
0 |
0 |
| T7 |
1241974 |
522092 |
0 |
0 |
| T8 |
1005054 |
485129 |
0 |
0 |
| T9 |
991678 |
567895 |
0 |
0 |
| T10 |
274486 |
144655 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214730 |
214714 |
0 |
0 |
| T2 |
431962 |
431944 |
0 |
0 |
| T3 |
230668 |
230534 |
0 |
0 |
| T4 |
254342 |
254326 |
0 |
0 |
| T5 |
556214 |
556200 |
0 |
0 |
| T6 |
436432 |
436420 |
0 |
0 |
| T7 |
1241974 |
1241946 |
0 |
0 |
| T8 |
1005054 |
1005030 |
0 |
0 |
| T9 |
991678 |
991660 |
0 |
0 |
| T10 |
274486 |
274484 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214730 |
214714 |
0 |
0 |
| T2 |
431962 |
431944 |
0 |
0 |
| T3 |
230668 |
230534 |
0 |
0 |
| T4 |
254342 |
254326 |
0 |
0 |
| T5 |
556214 |
556200 |
0 |
0 |
| T6 |
436432 |
436420 |
0 |
0 |
| T7 |
1241974 |
1241946 |
0 |
0 |
| T8 |
1005054 |
1005030 |
0 |
0 |
| T9 |
991678 |
991660 |
0 |
0 |
| T10 |
274486 |
274484 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214730 |
214714 |
0 |
0 |
| T2 |
431962 |
431944 |
0 |
0 |
| T3 |
230668 |
230534 |
0 |
0 |
| T4 |
254342 |
254326 |
0 |
0 |
| T5 |
556214 |
556200 |
0 |
0 |
| T6 |
436432 |
436420 |
0 |
0 |
| T7 |
1241974 |
1241946 |
0 |
0 |
| T8 |
1005054 |
1005030 |
0 |
0 |
| T9 |
991678 |
991660 |
0 |
0 |
| T10 |
274486 |
274484 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214730 |
355788 |
0 |
0 |
| T2 |
431962 |
406605 |
0 |
0 |
| T3 |
230668 |
12561 |
0 |
0 |
| T4 |
254342 |
786617 |
0 |
0 |
| T5 |
556214 |
242468 |
0 |
0 |
| T6 |
436432 |
876943 |
0 |
0 |
| T7 |
1241974 |
522092 |
0 |
0 |
| T8 |
1005054 |
485129 |
0 |
0 |
| T9 |
991678 |
567895 |
0 |
0 |
| T10 |
274486 |
144655 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1941803565 |
0 |
0 |
| T1 |
107365 |
208344 |
0 |
0 |
| T2 |
215981 |
125865 |
0 |
0 |
| T3 |
115334 |
11686 |
0 |
0 |
| T4 |
127171 |
607744 |
0 |
0 |
| T5 |
278107 |
128457 |
0 |
0 |
| T6 |
218216 |
107123 |
0 |
0 |
| T7 |
620987 |
363813 |
0 |
0 |
| T8 |
502527 |
253142 |
0 |
0 |
| T9 |
495839 |
362239 |
0 |
0 |
| T10 |
137243 |
135623 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1941803565 |
0 |
0 |
| T1 |
107365 |
208344 |
0 |
0 |
| T2 |
215981 |
125865 |
0 |
0 |
| T3 |
115334 |
11686 |
0 |
0 |
| T4 |
127171 |
607744 |
0 |
0 |
| T5 |
278107 |
128457 |
0 |
0 |
| T6 |
218216 |
107123 |
0 |
0 |
| T7 |
620987 |
363813 |
0 |
0 |
| T8 |
502527 |
253142 |
0 |
0 |
| T9 |
495839 |
362239 |
0 |
0 |
| T10 |
137243 |
135623 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T1,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
721295616 |
0 |
0 |
| T1 |
107365 |
147444 |
0 |
0 |
| T2 |
215981 |
280740 |
0 |
0 |
| T3 |
115334 |
875 |
0 |
0 |
| T4 |
127171 |
178873 |
0 |
0 |
| T5 |
278107 |
114011 |
0 |
0 |
| T6 |
218216 |
769820 |
0 |
0 |
| T7 |
620987 |
158279 |
0 |
0 |
| T8 |
502527 |
231987 |
0 |
0 |
| T9 |
495839 |
205656 |
0 |
0 |
| T10 |
137243 |
9032 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
107365 |
107357 |
0 |
0 |
| T2 |
215981 |
215972 |
0 |
0 |
| T3 |
115334 |
115267 |
0 |
0 |
| T4 |
127171 |
127163 |
0 |
0 |
| T5 |
278107 |
278100 |
0 |
0 |
| T6 |
218216 |
218210 |
0 |
0 |
| T7 |
620987 |
620973 |
0 |
0 |
| T8 |
502527 |
502515 |
0 |
0 |
| T9 |
495839 |
495830 |
0 |
0 |
| T10 |
137243 |
137242 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
721295616 |
0 |
0 |
| T1 |
107365 |
147444 |
0 |
0 |
| T2 |
215981 |
280740 |
0 |
0 |
| T3 |
115334 |
875 |
0 |
0 |
| T4 |
127171 |
178873 |
0 |
0 |
| T5 |
278107 |
114011 |
0 |
0 |
| T6 |
218216 |
769820 |
0 |
0 |
| T7 |
620987 |
158279 |
0 |
0 |
| T8 |
502527 |
231987 |
0 |
0 |
| T9 |
495839 |
205656 |
0 |
0 |
| T10 |
137243 |
9032 |
0 |
0 |