Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262510 |
897012 |
0 |
0 |
T2 |
309594 |
307 |
0 |
0 |
T3 |
1835418 |
544028 |
0 |
0 |
T4 |
15950 |
571 |
0 |
0 |
T5 |
1253346 |
707631 |
0 |
0 |
T6 |
1367202 |
784965 |
0 |
0 |
T7 |
310234 |
1069875 |
0 |
0 |
T8 |
714398 |
702782 |
0 |
0 |
T9 |
495078 |
637124 |
0 |
0 |
T10 |
714858 |
54562 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262510 |
262494 |
0 |
0 |
T2 |
309594 |
309394 |
0 |
0 |
T3 |
1835418 |
1835392 |
0 |
0 |
T4 |
15950 |
15812 |
0 |
0 |
T5 |
1253346 |
1253328 |
0 |
0 |
T6 |
1367202 |
1367182 |
0 |
0 |
T7 |
310234 |
310216 |
0 |
0 |
T8 |
714398 |
714382 |
0 |
0 |
T9 |
495078 |
495064 |
0 |
0 |
T10 |
714858 |
714730 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262510 |
262494 |
0 |
0 |
T2 |
309594 |
309394 |
0 |
0 |
T3 |
1835418 |
1835392 |
0 |
0 |
T4 |
15950 |
15812 |
0 |
0 |
T5 |
1253346 |
1253328 |
0 |
0 |
T6 |
1367202 |
1367182 |
0 |
0 |
T7 |
310234 |
310216 |
0 |
0 |
T8 |
714398 |
714382 |
0 |
0 |
T9 |
495078 |
495064 |
0 |
0 |
T10 |
714858 |
714730 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262510 |
262494 |
0 |
0 |
T2 |
309594 |
309394 |
0 |
0 |
T3 |
1835418 |
1835392 |
0 |
0 |
T4 |
15950 |
15812 |
0 |
0 |
T5 |
1253346 |
1253328 |
0 |
0 |
T6 |
1367202 |
1367182 |
0 |
0 |
T7 |
310234 |
310216 |
0 |
0 |
T8 |
714398 |
714382 |
0 |
0 |
T9 |
495078 |
495064 |
0 |
0 |
T10 |
714858 |
714730 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
262510 |
897012 |
0 |
0 |
T2 |
309594 |
307 |
0 |
0 |
T3 |
1835418 |
544028 |
0 |
0 |
T4 |
15950 |
571 |
0 |
0 |
T5 |
1253346 |
707631 |
0 |
0 |
T6 |
1367202 |
784965 |
0 |
0 |
T7 |
310234 |
1069875 |
0 |
0 |
T8 |
714398 |
702782 |
0 |
0 |
T9 |
495078 |
637124 |
0 |
0 |
T10 |
714858 |
54562 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1986687670 |
0 |
0 |
T1 |
131255 |
717717 |
0 |
0 |
T2 |
154797 |
10 |
0 |
0 |
T3 |
917709 |
352433 |
0 |
0 |
T4 |
7975 |
10 |
0 |
0 |
T5 |
626673 |
397243 |
0 |
0 |
T6 |
683601 |
462942 |
0 |
0 |
T7 |
155117 |
349281 |
0 |
0 |
T8 |
357199 |
346297 |
0 |
0 |
T9 |
247539 |
621715 |
0 |
0 |
T10 |
357429 |
50862 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1986687670 |
0 |
0 |
T1 |
131255 |
717717 |
0 |
0 |
T2 |
154797 |
10 |
0 |
0 |
T3 |
917709 |
352433 |
0 |
0 |
T4 |
7975 |
10 |
0 |
0 |
T5 |
626673 |
397243 |
0 |
0 |
T6 |
683601 |
462942 |
0 |
0 |
T7 |
155117 |
349281 |
0 |
0 |
T8 |
357199 |
346297 |
0 |
0 |
T9 |
247539 |
621715 |
0 |
0 |
T10 |
357429 |
50862 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
709900704 |
0 |
0 |
T1 |
131255 |
179295 |
0 |
0 |
T2 |
154797 |
297 |
0 |
0 |
T3 |
917709 |
191595 |
0 |
0 |
T4 |
7975 |
561 |
0 |
0 |
T5 |
626673 |
310388 |
0 |
0 |
T6 |
683601 |
322023 |
0 |
0 |
T7 |
155117 |
720594 |
0 |
0 |
T8 |
357199 |
356485 |
0 |
0 |
T9 |
247539 |
15409 |
0 |
0 |
T10 |
357429 |
3700 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
131255 |
131247 |
0 |
0 |
T2 |
154797 |
154697 |
0 |
0 |
T3 |
917709 |
917696 |
0 |
0 |
T4 |
7975 |
7906 |
0 |
0 |
T5 |
626673 |
626664 |
0 |
0 |
T6 |
683601 |
683591 |
0 |
0 |
T7 |
155117 |
155108 |
0 |
0 |
T8 |
357199 |
357191 |
0 |
0 |
T9 |
247539 |
247532 |
0 |
0 |
T10 |
357429 |
357365 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
709900704 |
0 |
0 |
T1 |
131255 |
179295 |
0 |
0 |
T2 |
154797 |
297 |
0 |
0 |
T3 |
917709 |
191595 |
0 |
0 |
T4 |
7975 |
561 |
0 |
0 |
T5 |
626673 |
310388 |
0 |
0 |
T6 |
683601 |
322023 |
0 |
0 |
T7 |
155117 |
720594 |
0 |
0 |
T8 |
357199 |
356485 |
0 |
0 |
T9 |
247539 |
15409 |
0 |
0 |
T10 |
357429 |
3700 |
0 |
0 |