Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T2,T5,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
200218 |
73 |
0 |
0 |
| T2 |
1554178 |
372911 |
0 |
0 |
| T3 |
2310 |
0 |
0 |
0 |
| T4 |
535268 |
168604 |
0 |
0 |
| T5 |
1362974 |
837845 |
0 |
0 |
| T6 |
167980 |
23 |
0 |
0 |
| T7 |
212638 |
159121 |
0 |
0 |
| T8 |
198988 |
61210 |
0 |
0 |
| T9 |
257710 |
1054582 |
0 |
0 |
| T10 |
1495904 |
753020 |
0 |
0 |
| T11 |
0 |
544922 |
0 |
0 |
| T12 |
0 |
1177452 |
0 |
0 |
| T13 |
0 |
735464 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
200218 |
200078 |
0 |
0 |
| T2 |
1554178 |
1553986 |
0 |
0 |
| T3 |
2310 |
2182 |
0 |
0 |
| T4 |
535268 |
535104 |
0 |
0 |
| T5 |
1362974 |
1362954 |
0 |
0 |
| T6 |
167980 |
167780 |
0 |
0 |
| T7 |
212638 |
212620 |
0 |
0 |
| T8 |
198988 |
198790 |
0 |
0 |
| T9 |
257710 |
257708 |
0 |
0 |
| T10 |
1495904 |
1495724 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
200218 |
200078 |
0 |
0 |
| T2 |
1554178 |
1553986 |
0 |
0 |
| T3 |
2310 |
2182 |
0 |
0 |
| T4 |
535268 |
535104 |
0 |
0 |
| T5 |
1362974 |
1362954 |
0 |
0 |
| T6 |
167980 |
167780 |
0 |
0 |
| T7 |
212638 |
212620 |
0 |
0 |
| T8 |
198988 |
198790 |
0 |
0 |
| T9 |
257710 |
257708 |
0 |
0 |
| T10 |
1495904 |
1495724 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
200218 |
200078 |
0 |
0 |
| T2 |
1554178 |
1553986 |
0 |
0 |
| T3 |
2310 |
2182 |
0 |
0 |
| T4 |
535268 |
535104 |
0 |
0 |
| T5 |
1362974 |
1362954 |
0 |
0 |
| T6 |
167980 |
167780 |
0 |
0 |
| T7 |
212638 |
212620 |
0 |
0 |
| T8 |
198988 |
198790 |
0 |
0 |
| T9 |
257710 |
257708 |
0 |
0 |
| T10 |
1495904 |
1495724 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
200218 |
73 |
0 |
0 |
| T2 |
1554178 |
372911 |
0 |
0 |
| T3 |
2310 |
0 |
0 |
0 |
| T4 |
535268 |
168604 |
0 |
0 |
| T5 |
1362974 |
837845 |
0 |
0 |
| T6 |
167980 |
23 |
0 |
0 |
| T7 |
212638 |
159121 |
0 |
0 |
| T8 |
198988 |
61210 |
0 |
0 |
| T9 |
257710 |
1054582 |
0 |
0 |
| T10 |
1495904 |
753020 |
0 |
0 |
| T11 |
0 |
544922 |
0 |
0 |
| T12 |
0 |
1177452 |
0 |
0 |
| T13 |
0 |
735464 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T5,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T2,T5,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T5,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T5 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T5 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1756087274 |
0 |
0 |
| T1 |
100109 |
6 |
0 |
0 |
| T2 |
777089 |
76910 |
0 |
0 |
| T3 |
1155 |
0 |
0 |
0 |
| T4 |
267634 |
0 |
0 |
0 |
| T5 |
681487 |
603059 |
0 |
0 |
| T6 |
83990 |
2 |
0 |
0 |
| T7 |
106319 |
159121 |
0 |
0 |
| T8 |
99494 |
0 |
0 |
0 |
| T9 |
128855 |
744582 |
0 |
0 |
| T10 |
747952 |
293381 |
0 |
0 |
| T11 |
0 |
167472 |
0 |
0 |
| T12 |
0 |
477418 |
0 |
0 |
| T13 |
0 |
735464 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1756087274 |
0 |
0 |
| T1 |
100109 |
6 |
0 |
0 |
| T2 |
777089 |
76910 |
0 |
0 |
| T3 |
1155 |
0 |
0 |
0 |
| T4 |
267634 |
0 |
0 |
0 |
| T5 |
681487 |
603059 |
0 |
0 |
| T6 |
83990 |
2 |
0 |
0 |
| T7 |
106319 |
159121 |
0 |
0 |
| T8 |
99494 |
0 |
0 |
0 |
| T9 |
128855 |
744582 |
0 |
0 |
| T10 |
747952 |
293381 |
0 |
0 |
| T11 |
0 |
167472 |
0 |
0 |
| T12 |
0 |
477418 |
0 |
0 |
| T13 |
0 |
735464 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T14,T15,T16 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T14,T15,T16 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
648416375 |
0 |
0 |
| T1 |
100109 |
67 |
0 |
0 |
| T2 |
777089 |
296001 |
0 |
0 |
| T3 |
1155 |
0 |
0 |
0 |
| T4 |
267634 |
168604 |
0 |
0 |
| T5 |
681487 |
234786 |
0 |
0 |
| T6 |
83990 |
21 |
0 |
0 |
| T7 |
106319 |
0 |
0 |
0 |
| T8 |
99494 |
61210 |
0 |
0 |
| T9 |
128855 |
310000 |
0 |
0 |
| T10 |
747952 |
459639 |
0 |
0 |
| T11 |
0 |
377450 |
0 |
0 |
| T12 |
0 |
700034 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
100109 |
100039 |
0 |
0 |
| T2 |
777089 |
776993 |
0 |
0 |
| T3 |
1155 |
1091 |
0 |
0 |
| T4 |
267634 |
267552 |
0 |
0 |
| T5 |
681487 |
681477 |
0 |
0 |
| T6 |
83990 |
83890 |
0 |
0 |
| T7 |
106319 |
106310 |
0 |
0 |
| T8 |
99494 |
99395 |
0 |
0 |
| T9 |
128855 |
128854 |
0 |
0 |
| T10 |
747952 |
747862 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
648416375 |
0 |
0 |
| T1 |
100109 |
67 |
0 |
0 |
| T2 |
777089 |
296001 |
0 |
0 |
| T3 |
1155 |
0 |
0 |
0 |
| T4 |
267634 |
168604 |
0 |
0 |
| T5 |
681487 |
234786 |
0 |
0 |
| T6 |
83990 |
21 |
0 |
0 |
| T7 |
106319 |
0 |
0 |
0 |
| T8 |
99494 |
61210 |
0 |
0 |
| T9 |
128855 |
310000 |
0 |
0 |
| T10 |
747952 |
459639 |
0 |
0 |
| T11 |
0 |
377450 |
0 |
0 |
| T12 |
0 |
700034 |
0 |
0 |