Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T4,T5,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
428640 |
247226 |
0 |
0 |
| T2 |
345634 |
926804 |
0 |
0 |
| T3 |
378446 |
426400 |
0 |
0 |
| T4 |
514912 |
1128038 |
0 |
0 |
| T5 |
275376 |
120741 |
0 |
0 |
| T6 |
109726 |
30078 |
0 |
0 |
| T7 |
202150 |
11885 |
0 |
0 |
| T8 |
320866 |
325600 |
0 |
0 |
| T9 |
200574 |
0 |
0 |
0 |
| T10 |
1272272 |
900720 |
0 |
0 |
| T11 |
0 |
948 |
0 |
0 |
| T12 |
0 |
276366 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
428640 |
428630 |
0 |
0 |
| T2 |
345634 |
345620 |
0 |
0 |
| T3 |
378446 |
378428 |
0 |
0 |
| T4 |
514912 |
514900 |
0 |
0 |
| T5 |
275376 |
275360 |
0 |
0 |
| T6 |
109726 |
109538 |
0 |
0 |
| T7 |
202150 |
201970 |
0 |
0 |
| T8 |
320866 |
320854 |
0 |
0 |
| T9 |
200574 |
200472 |
0 |
0 |
| T10 |
1272272 |
1272256 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
428640 |
428630 |
0 |
0 |
| T2 |
345634 |
345620 |
0 |
0 |
| T3 |
378446 |
378428 |
0 |
0 |
| T4 |
514912 |
514900 |
0 |
0 |
| T5 |
275376 |
275360 |
0 |
0 |
| T6 |
109726 |
109538 |
0 |
0 |
| T7 |
202150 |
201970 |
0 |
0 |
| T8 |
320866 |
320854 |
0 |
0 |
| T9 |
200574 |
200472 |
0 |
0 |
| T10 |
1272272 |
1272256 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
428640 |
428630 |
0 |
0 |
| T2 |
345634 |
345620 |
0 |
0 |
| T3 |
378446 |
378428 |
0 |
0 |
| T4 |
514912 |
514900 |
0 |
0 |
| T5 |
275376 |
275360 |
0 |
0 |
| T6 |
109726 |
109538 |
0 |
0 |
| T7 |
202150 |
201970 |
0 |
0 |
| T8 |
320866 |
320854 |
0 |
0 |
| T9 |
200574 |
200472 |
0 |
0 |
| T10 |
1272272 |
1272256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
428640 |
247226 |
0 |
0 |
| T2 |
345634 |
926804 |
0 |
0 |
| T3 |
378446 |
426400 |
0 |
0 |
| T4 |
514912 |
1128038 |
0 |
0 |
| T5 |
275376 |
120741 |
0 |
0 |
| T6 |
109726 |
30078 |
0 |
0 |
| T7 |
202150 |
11885 |
0 |
0 |
| T8 |
320866 |
325600 |
0 |
0 |
| T9 |
200574 |
0 |
0 |
0 |
| T10 |
1272272 |
900720 |
0 |
0 |
| T11 |
0 |
948 |
0 |
0 |
| T12 |
0 |
276366 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T5,T8 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T4,T5,T8 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1940959951 |
0 |
0 |
| T1 |
214320 |
194078 |
0 |
0 |
| T2 |
172817 |
638599 |
0 |
0 |
| T3 |
189223 |
421162 |
0 |
0 |
| T4 |
257456 |
779254 |
0 |
0 |
| T5 |
137688 |
102175 |
0 |
0 |
| T6 |
54863 |
0 |
0 |
0 |
| T7 |
101075 |
11078 |
0 |
0 |
| T8 |
160433 |
222272 |
0 |
0 |
| T9 |
100287 |
0 |
0 |
0 |
| T10 |
636136 |
538584 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
276366 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1940959951 |
0 |
0 |
| T1 |
214320 |
194078 |
0 |
0 |
| T2 |
172817 |
638599 |
0 |
0 |
| T3 |
189223 |
421162 |
0 |
0 |
| T4 |
257456 |
779254 |
0 |
0 |
| T5 |
137688 |
102175 |
0 |
0 |
| T6 |
54863 |
0 |
0 |
0 |
| T7 |
101075 |
11078 |
0 |
0 |
| T8 |
160433 |
222272 |
0 |
0 |
| T9 |
100287 |
0 |
0 |
0 |
| T10 |
636136 |
538584 |
0 |
0 |
| T11 |
0 |
10 |
0 |
0 |
| T12 |
0 |
276366 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T13,T14,T15 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T13,T14,T15 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
725588652 |
0 |
0 |
| T1 |
214320 |
53148 |
0 |
0 |
| T2 |
172817 |
288205 |
0 |
0 |
| T3 |
189223 |
5238 |
0 |
0 |
| T4 |
257456 |
348784 |
0 |
0 |
| T5 |
137688 |
18566 |
0 |
0 |
| T6 |
54863 |
30078 |
0 |
0 |
| T7 |
101075 |
807 |
0 |
0 |
| T8 |
160433 |
103328 |
0 |
0 |
| T9 |
100287 |
0 |
0 |
0 |
| T10 |
636136 |
362136 |
0 |
0 |
| T11 |
0 |
938 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
214320 |
214315 |
0 |
0 |
| T2 |
172817 |
172810 |
0 |
0 |
| T3 |
189223 |
189214 |
0 |
0 |
| T4 |
257456 |
257450 |
0 |
0 |
| T5 |
137688 |
137680 |
0 |
0 |
| T6 |
54863 |
54769 |
0 |
0 |
| T7 |
101075 |
100985 |
0 |
0 |
| T8 |
160433 |
160427 |
0 |
0 |
| T9 |
100287 |
100236 |
0 |
0 |
| T10 |
636136 |
636128 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
725588652 |
0 |
0 |
| T1 |
214320 |
53148 |
0 |
0 |
| T2 |
172817 |
288205 |
0 |
0 |
| T3 |
189223 |
5238 |
0 |
0 |
| T4 |
257456 |
348784 |
0 |
0 |
| T5 |
137688 |
18566 |
0 |
0 |
| T6 |
54863 |
30078 |
0 |
0 |
| T7 |
101075 |
807 |
0 |
0 |
| T8 |
160433 |
103328 |
0 |
0 |
| T9 |
100287 |
0 |
0 |
0 |
| T10 |
636136 |
362136 |
0 |
0 |
| T11 |
0 |
938 |
0 |
0 |