Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
228296 |
3733 |
0 |
0 |
T2 |
614284 |
408343 |
0 |
0 |
T3 |
1080432 |
484765 |
0 |
0 |
T4 |
371572 |
594512 |
0 |
0 |
T5 |
930536 |
55188 |
0 |
0 |
T6 |
565264 |
232217 |
0 |
0 |
T7 |
1681460 |
717879 |
0 |
0 |
T8 |
1947318 |
746519 |
0 |
0 |
T9 |
466050 |
286260 |
0 |
0 |
T10 |
52304 |
1748 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
228296 |
228164 |
0 |
0 |
T2 |
614284 |
614270 |
0 |
0 |
T3 |
1080432 |
1080418 |
0 |
0 |
T4 |
371572 |
371556 |
0 |
0 |
T5 |
930536 |
930398 |
0 |
0 |
T6 |
565264 |
565120 |
0 |
0 |
T7 |
1681460 |
1681326 |
0 |
0 |
T8 |
1947318 |
1947192 |
0 |
0 |
T9 |
466050 |
466030 |
0 |
0 |
T10 |
52304 |
52202 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
228296 |
228164 |
0 |
0 |
T2 |
614284 |
614270 |
0 |
0 |
T3 |
1080432 |
1080418 |
0 |
0 |
T4 |
371572 |
371556 |
0 |
0 |
T5 |
930536 |
930398 |
0 |
0 |
T6 |
565264 |
565120 |
0 |
0 |
T7 |
1681460 |
1681326 |
0 |
0 |
T8 |
1947318 |
1947192 |
0 |
0 |
T9 |
466050 |
466030 |
0 |
0 |
T10 |
52304 |
52202 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
228296 |
228164 |
0 |
0 |
T2 |
614284 |
614270 |
0 |
0 |
T3 |
1080432 |
1080418 |
0 |
0 |
T4 |
371572 |
371556 |
0 |
0 |
T5 |
930536 |
930398 |
0 |
0 |
T6 |
565264 |
565120 |
0 |
0 |
T7 |
1681460 |
1681326 |
0 |
0 |
T8 |
1947318 |
1947192 |
0 |
0 |
T9 |
466050 |
466030 |
0 |
0 |
T10 |
52304 |
52202 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
228296 |
3733 |
0 |
0 |
T2 |
614284 |
408343 |
0 |
0 |
T3 |
1080432 |
484765 |
0 |
0 |
T4 |
371572 |
594512 |
0 |
0 |
T5 |
930536 |
55188 |
0 |
0 |
T6 |
565264 |
232217 |
0 |
0 |
T7 |
1681460 |
717879 |
0 |
0 |
T8 |
1947318 |
746519 |
0 |
0 |
T9 |
466050 |
286260 |
0 |
0 |
T10 |
52304 |
1748 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1941715996 |
0 |
0 |
T1 |
114148 |
10 |
0 |
0 |
T2 |
307142 |
248660 |
0 |
0 |
T3 |
540216 |
482790 |
0 |
0 |
T4 |
185786 |
116147 |
0 |
0 |
T5 |
465268 |
51675 |
0 |
0 |
T6 |
282632 |
0 |
0 |
0 |
T7 |
840730 |
388339 |
0 |
0 |
T8 |
973659 |
438736 |
0 |
0 |
T9 |
233025 |
228653 |
0 |
0 |
T10 |
26152 |
10 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1941715996 |
0 |
0 |
T1 |
114148 |
10 |
0 |
0 |
T2 |
307142 |
248660 |
0 |
0 |
T3 |
540216 |
482790 |
0 |
0 |
T4 |
185786 |
116147 |
0 |
0 |
T5 |
465268 |
51675 |
0 |
0 |
T6 |
282632 |
0 |
0 |
0 |
T7 |
840730 |
388339 |
0 |
0 |
T8 |
973659 |
438736 |
0 |
0 |
T9 |
233025 |
228653 |
0 |
0 |
T10 |
26152 |
10 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
761895816 |
0 |
0 |
T1 |
114148 |
3723 |
0 |
0 |
T2 |
307142 |
159683 |
0 |
0 |
T3 |
540216 |
1975 |
0 |
0 |
T4 |
185786 |
478365 |
0 |
0 |
T5 |
465268 |
3513 |
0 |
0 |
T6 |
282632 |
232217 |
0 |
0 |
T7 |
840730 |
329540 |
0 |
0 |
T8 |
973659 |
307783 |
0 |
0 |
T9 |
233025 |
57607 |
0 |
0 |
T10 |
26152 |
1738 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
114148 |
114082 |
0 |
0 |
T2 |
307142 |
307135 |
0 |
0 |
T3 |
540216 |
540209 |
0 |
0 |
T4 |
185786 |
185778 |
0 |
0 |
T5 |
465268 |
465199 |
0 |
0 |
T6 |
282632 |
282560 |
0 |
0 |
T7 |
840730 |
840663 |
0 |
0 |
T8 |
973659 |
973596 |
0 |
0 |
T9 |
233025 |
233015 |
0 |
0 |
T10 |
26152 |
26101 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
761895816 |
0 |
0 |
T1 |
114148 |
3723 |
0 |
0 |
T2 |
307142 |
159683 |
0 |
0 |
T3 |
540216 |
1975 |
0 |
0 |
T4 |
185786 |
478365 |
0 |
0 |
T5 |
465268 |
3513 |
0 |
0 |
T6 |
282632 |
232217 |
0 |
0 |
T7 |
840730 |
329540 |
0 |
0 |
T8 |
973659 |
307783 |
0 |
0 |
T9 |
233025 |
57607 |
0 |
0 |
T10 |
26152 |
1738 |
0 |
0 |