Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1323582 |
338812 |
0 |
0 |
T2 |
1043784 |
24832 |
0 |
0 |
T3 |
665906 |
480730 |
0 |
0 |
T4 |
241374 |
102285 |
0 |
0 |
T5 |
461304 |
411424 |
0 |
0 |
T6 |
1023044 |
544035 |
0 |
0 |
T7 |
61978 |
1784 |
0 |
0 |
T8 |
1783980 |
865969 |
0 |
0 |
T9 |
400432 |
1171865 |
0 |
0 |
T10 |
237808 |
1257126 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1323582 |
1323554 |
0 |
0 |
T2 |
1043784 |
1043630 |
0 |
0 |
T3 |
665906 |
665886 |
0 |
0 |
T4 |
241374 |
241372 |
0 |
0 |
T5 |
461304 |
461284 |
0 |
0 |
T6 |
1023044 |
1023034 |
0 |
0 |
T7 |
61978 |
61848 |
0 |
0 |
T8 |
1783980 |
1783966 |
0 |
0 |
T9 |
400432 |
400414 |
0 |
0 |
T10 |
237808 |
237794 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1323582 |
1323554 |
0 |
0 |
T2 |
1043784 |
1043630 |
0 |
0 |
T3 |
665906 |
665886 |
0 |
0 |
T4 |
241374 |
241372 |
0 |
0 |
T5 |
461304 |
461284 |
0 |
0 |
T6 |
1023044 |
1023034 |
0 |
0 |
T7 |
61978 |
61848 |
0 |
0 |
T8 |
1783980 |
1783966 |
0 |
0 |
T9 |
400432 |
400414 |
0 |
0 |
T10 |
237808 |
237794 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1323582 |
1323554 |
0 |
0 |
T2 |
1043784 |
1043630 |
0 |
0 |
T3 |
665906 |
665886 |
0 |
0 |
T4 |
241374 |
241372 |
0 |
0 |
T5 |
461304 |
461284 |
0 |
0 |
T6 |
1023044 |
1023034 |
0 |
0 |
T7 |
61978 |
61848 |
0 |
0 |
T8 |
1783980 |
1783966 |
0 |
0 |
T9 |
400432 |
400414 |
0 |
0 |
T10 |
237808 |
237794 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1323582 |
338812 |
0 |
0 |
T2 |
1043784 |
24832 |
0 |
0 |
T3 |
665906 |
480730 |
0 |
0 |
T4 |
241374 |
102285 |
0 |
0 |
T5 |
461304 |
411424 |
0 |
0 |
T6 |
1023044 |
544035 |
0 |
0 |
T7 |
61978 |
1784 |
0 |
0 |
T8 |
1783980 |
865969 |
0 |
0 |
T9 |
400432 |
1171865 |
0 |
0 |
T10 |
237808 |
1257126 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2001748261 |
0 |
0 |
T1 |
661791 |
228102 |
0 |
0 |
T2 |
521892 |
10 |
0 |
0 |
T3 |
332953 |
310947 |
0 |
0 |
T4 |
120687 |
99500 |
0 |
0 |
T5 |
230652 |
128246 |
0 |
0 |
T6 |
511522 |
183436 |
0 |
0 |
T7 |
30989 |
10 |
0 |
0 |
T8 |
891990 |
699601 |
0 |
0 |
T9 |
200216 |
438894 |
0 |
0 |
T10 |
118904 |
844557 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2001748261 |
0 |
0 |
T1 |
661791 |
228102 |
0 |
0 |
T2 |
521892 |
10 |
0 |
0 |
T3 |
332953 |
310947 |
0 |
0 |
T4 |
120687 |
99500 |
0 |
0 |
T5 |
230652 |
128246 |
0 |
0 |
T6 |
511522 |
183436 |
0 |
0 |
T7 |
30989 |
10 |
0 |
0 |
T8 |
891990 |
699601 |
0 |
0 |
T9 |
200216 |
438894 |
0 |
0 |
T10 |
118904 |
844557 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
733809964 |
0 |
0 |
T1 |
661791 |
110710 |
0 |
0 |
T2 |
521892 |
24822 |
0 |
0 |
T3 |
332953 |
169783 |
0 |
0 |
T4 |
120687 |
2785 |
0 |
0 |
T5 |
230652 |
283178 |
0 |
0 |
T6 |
511522 |
360599 |
0 |
0 |
T7 |
30989 |
1774 |
0 |
0 |
T8 |
891990 |
166368 |
0 |
0 |
T9 |
200216 |
732971 |
0 |
0 |
T10 |
118904 |
412569 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
661791 |
661777 |
0 |
0 |
T2 |
521892 |
521815 |
0 |
0 |
T3 |
332953 |
332943 |
0 |
0 |
T4 |
120687 |
120686 |
0 |
0 |
T5 |
230652 |
230642 |
0 |
0 |
T6 |
511522 |
511517 |
0 |
0 |
T7 |
30989 |
30924 |
0 |
0 |
T8 |
891990 |
891983 |
0 |
0 |
T9 |
200216 |
200207 |
0 |
0 |
T10 |
118904 |
118897 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
733809964 |
0 |
0 |
T1 |
661791 |
110710 |
0 |
0 |
T2 |
521892 |
24822 |
0 |
0 |
T3 |
332953 |
169783 |
0 |
0 |
T4 |
120687 |
2785 |
0 |
0 |
T5 |
230652 |
283178 |
0 |
0 |
T6 |
511522 |
360599 |
0 |
0 |
T7 |
30989 |
1774 |
0 |
0 |
T8 |
891990 |
166368 |
0 |
0 |
T9 |
200216 |
732971 |
0 |
0 |
T10 |
118904 |
412569 |
0 |
0 |