Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
13938 |
435 |
0 |
0 |
T2 |
466114 |
1788169 |
0 |
0 |
T3 |
253134 |
356327 |
0 |
0 |
T4 |
294132 |
681743 |
0 |
0 |
T5 |
1233540 |
664123 |
0 |
0 |
T6 |
1416842 |
444053 |
0 |
0 |
T7 |
1585494 |
810566 |
0 |
0 |
T8 |
236786 |
431039 |
0 |
0 |
T9 |
1374680 |
560485 |
0 |
0 |
T10 |
696392 |
36461 |
0 |
0 |
T11 |
0 |
281807 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
13938 |
13796 |
0 |
0 |
T2 |
466114 |
466100 |
0 |
0 |
T3 |
253134 |
253132 |
0 |
0 |
T4 |
294132 |
294116 |
0 |
0 |
T5 |
1233540 |
1233374 |
0 |
0 |
T6 |
1416842 |
1416792 |
0 |
0 |
T7 |
1585494 |
1585322 |
0 |
0 |
T8 |
236786 |
236770 |
0 |
0 |
T9 |
1374680 |
1374530 |
0 |
0 |
T10 |
696392 |
696268 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
13938 |
13796 |
0 |
0 |
T2 |
466114 |
466100 |
0 |
0 |
T3 |
253134 |
253132 |
0 |
0 |
T4 |
294132 |
294116 |
0 |
0 |
T5 |
1233540 |
1233374 |
0 |
0 |
T6 |
1416842 |
1416792 |
0 |
0 |
T7 |
1585494 |
1585322 |
0 |
0 |
T8 |
236786 |
236770 |
0 |
0 |
T9 |
1374680 |
1374530 |
0 |
0 |
T10 |
696392 |
696268 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
13938 |
13796 |
0 |
0 |
T2 |
466114 |
466100 |
0 |
0 |
T3 |
253134 |
253132 |
0 |
0 |
T4 |
294132 |
294116 |
0 |
0 |
T5 |
1233540 |
1233374 |
0 |
0 |
T6 |
1416842 |
1416792 |
0 |
0 |
T7 |
1585494 |
1585322 |
0 |
0 |
T8 |
236786 |
236770 |
0 |
0 |
T9 |
1374680 |
1374530 |
0 |
0 |
T10 |
696392 |
696268 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
13938 |
435 |
0 |
0 |
T2 |
466114 |
1788169 |
0 |
0 |
T3 |
253134 |
356327 |
0 |
0 |
T4 |
294132 |
681743 |
0 |
0 |
T5 |
1233540 |
664123 |
0 |
0 |
T6 |
1416842 |
444053 |
0 |
0 |
T7 |
1585494 |
810566 |
0 |
0 |
T8 |
236786 |
431039 |
0 |
0 |
T9 |
1374680 |
560485 |
0 |
0 |
T10 |
696392 |
36461 |
0 |
0 |
T11 |
0 |
281807 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2017316232 |
0 |
0 |
T1 |
6969 |
10 |
0 |
0 |
T2 |
233057 |
930564 |
0 |
0 |
T3 |
126567 |
356327 |
0 |
0 |
T4 |
147066 |
151622 |
0 |
0 |
T5 |
616770 |
604517 |
0 |
0 |
T6 |
708421 |
227098 |
0 |
0 |
T7 |
792747 |
791779 |
0 |
0 |
T8 |
118393 |
418099 |
0 |
0 |
T9 |
687340 |
0 |
0 |
0 |
T10 |
348196 |
33739 |
0 |
0 |
T11 |
0 |
137590 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2017316232 |
0 |
0 |
T1 |
6969 |
10 |
0 |
0 |
T2 |
233057 |
930564 |
0 |
0 |
T3 |
126567 |
356327 |
0 |
0 |
T4 |
147066 |
151622 |
0 |
0 |
T5 |
616770 |
604517 |
0 |
0 |
T6 |
708421 |
227098 |
0 |
0 |
T7 |
792747 |
791779 |
0 |
0 |
T8 |
118393 |
418099 |
0 |
0 |
T9 |
687340 |
0 |
0 |
0 |
T10 |
348196 |
33739 |
0 |
0 |
T11 |
0 |
137590 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
751992811 |
0 |
0 |
T1 |
6969 |
425 |
0 |
0 |
T2 |
233057 |
857605 |
0 |
0 |
T3 |
126567 |
0 |
0 |
0 |
T4 |
147066 |
530121 |
0 |
0 |
T5 |
616770 |
59606 |
0 |
0 |
T6 |
708421 |
216955 |
0 |
0 |
T7 |
792747 |
18787 |
0 |
0 |
T8 |
118393 |
12940 |
0 |
0 |
T9 |
687340 |
560485 |
0 |
0 |
T10 |
348196 |
2722 |
0 |
0 |
T11 |
0 |
144217 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
6969 |
6898 |
0 |
0 |
T2 |
233057 |
233050 |
0 |
0 |
T3 |
126567 |
126566 |
0 |
0 |
T4 |
147066 |
147058 |
0 |
0 |
T5 |
616770 |
616687 |
0 |
0 |
T6 |
708421 |
708396 |
0 |
0 |
T7 |
792747 |
792661 |
0 |
0 |
T8 |
118393 |
118385 |
0 |
0 |
T9 |
687340 |
687265 |
0 |
0 |
T10 |
348196 |
348134 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
751992811 |
0 |
0 |
T1 |
6969 |
425 |
0 |
0 |
T2 |
233057 |
857605 |
0 |
0 |
T3 |
126567 |
0 |
0 |
0 |
T4 |
147066 |
530121 |
0 |
0 |
T5 |
616770 |
59606 |
0 |
0 |
T6 |
708421 |
216955 |
0 |
0 |
T7 |
792747 |
18787 |
0 |
0 |
T8 |
118393 |
12940 |
0 |
0 |
T9 |
687340 |
560485 |
0 |
0 |
T10 |
348196 |
2722 |
0 |
0 |
T11 |
0 |
144217 |
0 |
0 |