Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1339408 |
968741 |
0 |
0 |
T2 |
701648 |
434831 |
0 |
0 |
T3 |
400834 |
226836 |
0 |
0 |
T4 |
302444 |
1060145 |
0 |
0 |
T5 |
402196 |
67 |
0 |
0 |
T6 |
242540 |
325612 |
0 |
0 |
T7 |
248420 |
849407 |
0 |
0 |
T8 |
453010 |
949312 |
0 |
0 |
T9 |
584992 |
690324 |
0 |
0 |
T10 |
1111680 |
327 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1339408 |
1339392 |
0 |
0 |
T2 |
701648 |
701634 |
0 |
0 |
T3 |
400834 |
400820 |
0 |
0 |
T4 |
302444 |
302438 |
0 |
0 |
T5 |
402196 |
402084 |
0 |
0 |
T6 |
242540 |
242526 |
0 |
0 |
T7 |
248420 |
248406 |
0 |
0 |
T8 |
453010 |
452996 |
0 |
0 |
T9 |
584992 |
584978 |
0 |
0 |
T10 |
1111680 |
1111514 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1339408 |
1339392 |
0 |
0 |
T2 |
701648 |
701634 |
0 |
0 |
T3 |
400834 |
400820 |
0 |
0 |
T4 |
302444 |
302438 |
0 |
0 |
T5 |
402196 |
402084 |
0 |
0 |
T6 |
242540 |
242526 |
0 |
0 |
T7 |
248420 |
248406 |
0 |
0 |
T8 |
453010 |
452996 |
0 |
0 |
T9 |
584992 |
584978 |
0 |
0 |
T10 |
1111680 |
1111514 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1339408 |
1339392 |
0 |
0 |
T2 |
701648 |
701634 |
0 |
0 |
T3 |
400834 |
400820 |
0 |
0 |
T4 |
302444 |
302438 |
0 |
0 |
T5 |
402196 |
402084 |
0 |
0 |
T6 |
242540 |
242526 |
0 |
0 |
T7 |
248420 |
248406 |
0 |
0 |
T8 |
453010 |
452996 |
0 |
0 |
T9 |
584992 |
584978 |
0 |
0 |
T10 |
1111680 |
1111514 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1339408 |
968741 |
0 |
0 |
T2 |
701648 |
434831 |
0 |
0 |
T3 |
400834 |
226836 |
0 |
0 |
T4 |
302444 |
1060145 |
0 |
0 |
T5 |
402196 |
67 |
0 |
0 |
T6 |
242540 |
325612 |
0 |
0 |
T7 |
248420 |
849407 |
0 |
0 |
T8 |
453010 |
949312 |
0 |
0 |
T9 |
584992 |
690324 |
0 |
0 |
T10 |
1111680 |
327 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2040289112 |
0 |
0 |
T1 |
669704 |
635419 |
0 |
0 |
T2 |
350824 |
283590 |
0 |
0 |
T3 |
200417 |
172949 |
0 |
0 |
T4 |
151222 |
434166 |
0 |
0 |
T5 |
201098 |
3 |
0 |
0 |
T6 |
121270 |
106003 |
0 |
0 |
T7 |
124210 |
634650 |
0 |
0 |
T8 |
226505 |
593923 |
0 |
0 |
T9 |
292496 |
530951 |
0 |
0 |
T10 |
555840 |
9 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2040289112 |
0 |
0 |
T1 |
669704 |
635419 |
0 |
0 |
T2 |
350824 |
283590 |
0 |
0 |
T3 |
200417 |
172949 |
0 |
0 |
T4 |
151222 |
434166 |
0 |
0 |
T5 |
201098 |
3 |
0 |
0 |
T6 |
121270 |
106003 |
0 |
0 |
T7 |
124210 |
634650 |
0 |
0 |
T8 |
226505 |
593923 |
0 |
0 |
T9 |
292496 |
530951 |
0 |
0 |
T10 |
555840 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T11,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
763039128 |
0 |
0 |
T1 |
669704 |
333322 |
0 |
0 |
T2 |
350824 |
151241 |
0 |
0 |
T3 |
200417 |
53887 |
0 |
0 |
T4 |
151222 |
625979 |
0 |
0 |
T5 |
201098 |
64 |
0 |
0 |
T6 |
121270 |
219609 |
0 |
0 |
T7 |
124210 |
214757 |
0 |
0 |
T8 |
226505 |
355389 |
0 |
0 |
T9 |
292496 |
159373 |
0 |
0 |
T10 |
555840 |
318 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
669704 |
669696 |
0 |
0 |
T2 |
350824 |
350817 |
0 |
0 |
T3 |
200417 |
200410 |
0 |
0 |
T4 |
151222 |
151219 |
0 |
0 |
T5 |
201098 |
201042 |
0 |
0 |
T6 |
121270 |
121263 |
0 |
0 |
T7 |
124210 |
124203 |
0 |
0 |
T8 |
226505 |
226498 |
0 |
0 |
T9 |
292496 |
292489 |
0 |
0 |
T10 |
555840 |
555757 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
763039128 |
0 |
0 |
T1 |
669704 |
333322 |
0 |
0 |
T2 |
350824 |
151241 |
0 |
0 |
T3 |
200417 |
53887 |
0 |
0 |
T4 |
151222 |
625979 |
0 |
0 |
T5 |
201098 |
64 |
0 |
0 |
T6 |
121270 |
219609 |
0 |
0 |
T7 |
124210 |
214757 |
0 |
0 |
T8 |
226505 |
355389 |
0 |
0 |
T9 |
292496 |
159373 |
0 |
0 |
T10 |
555840 |
318 |
0 |
0 |