Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1185076 |
522931 |
0 |
0 |
T2 |
980972 |
654230 |
0 |
0 |
T3 |
524118 |
228291 |
0 |
0 |
T4 |
227478 |
1797405 |
0 |
0 |
T5 |
218772 |
139155 |
0 |
0 |
T6 |
44248 |
9 |
0 |
0 |
T7 |
102496 |
24288 |
0 |
0 |
T8 |
1737882 |
846874 |
0 |
0 |
T9 |
201430 |
1202429 |
0 |
0 |
T10 |
676652 |
36491 |
0 |
0 |
T11 |
0 |
396725 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1185076 |
1185060 |
0 |
0 |
T2 |
980972 |
980948 |
0 |
0 |
T3 |
524118 |
524098 |
0 |
0 |
T4 |
227478 |
227464 |
0 |
0 |
T5 |
218772 |
218754 |
0 |
0 |
T6 |
44248 |
44060 |
0 |
0 |
T7 |
102496 |
102382 |
0 |
0 |
T8 |
1737882 |
1737758 |
0 |
0 |
T9 |
201430 |
201428 |
0 |
0 |
T10 |
676652 |
676470 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1185076 |
1185060 |
0 |
0 |
T2 |
980972 |
980948 |
0 |
0 |
T3 |
524118 |
524098 |
0 |
0 |
T4 |
227478 |
227464 |
0 |
0 |
T5 |
218772 |
218754 |
0 |
0 |
T6 |
44248 |
44060 |
0 |
0 |
T7 |
102496 |
102382 |
0 |
0 |
T8 |
1737882 |
1737758 |
0 |
0 |
T9 |
201430 |
201428 |
0 |
0 |
T10 |
676652 |
676470 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1185076 |
1185060 |
0 |
0 |
T2 |
980972 |
980948 |
0 |
0 |
T3 |
524118 |
524098 |
0 |
0 |
T4 |
227478 |
227464 |
0 |
0 |
T5 |
218772 |
218754 |
0 |
0 |
T6 |
44248 |
44060 |
0 |
0 |
T7 |
102496 |
102382 |
0 |
0 |
T8 |
1737882 |
1737758 |
0 |
0 |
T9 |
201430 |
201428 |
0 |
0 |
T10 |
676652 |
676470 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1185076 |
522931 |
0 |
0 |
T2 |
980972 |
654230 |
0 |
0 |
T3 |
524118 |
228291 |
0 |
0 |
T4 |
227478 |
1797405 |
0 |
0 |
T5 |
218772 |
139155 |
0 |
0 |
T6 |
44248 |
9 |
0 |
0 |
T7 |
102496 |
24288 |
0 |
0 |
T8 |
1737882 |
846874 |
0 |
0 |
T9 |
201430 |
1202429 |
0 |
0 |
T10 |
676652 |
36491 |
0 |
0 |
T11 |
0 |
396725 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1965209422 |
0 |
0 |
T1 |
592538 |
293987 |
0 |
0 |
T2 |
490486 |
141331 |
0 |
0 |
T3 |
262059 |
111091 |
0 |
0 |
T4 |
113739 |
912315 |
0 |
0 |
T5 |
109386 |
139155 |
0 |
0 |
T6 |
22124 |
1 |
0 |
0 |
T7 |
51248 |
0 |
0 |
0 |
T8 |
868941 |
659789 |
0 |
0 |
T9 |
100715 |
826990 |
0 |
0 |
T10 |
338326 |
33896 |
0 |
0 |
T11 |
0 |
227904 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1965209422 |
0 |
0 |
T1 |
592538 |
293987 |
0 |
0 |
T2 |
490486 |
141331 |
0 |
0 |
T3 |
262059 |
111091 |
0 |
0 |
T4 |
113739 |
912315 |
0 |
0 |
T5 |
109386 |
139155 |
0 |
0 |
T6 |
22124 |
1 |
0 |
0 |
T7 |
51248 |
0 |
0 |
0 |
T8 |
868941 |
659789 |
0 |
0 |
T9 |
100715 |
826990 |
0 |
0 |
T10 |
338326 |
33896 |
0 |
0 |
T11 |
0 |
227904 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
713353017 |
0 |
0 |
T1 |
592538 |
228944 |
0 |
0 |
T2 |
490486 |
512899 |
0 |
0 |
T3 |
262059 |
117200 |
0 |
0 |
T4 |
113739 |
885090 |
0 |
0 |
T5 |
109386 |
0 |
0 |
0 |
T6 |
22124 |
8 |
0 |
0 |
T7 |
51248 |
24288 |
0 |
0 |
T8 |
868941 |
187085 |
0 |
0 |
T9 |
100715 |
375439 |
0 |
0 |
T10 |
338326 |
2595 |
0 |
0 |
T11 |
0 |
168821 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
592538 |
592530 |
0 |
0 |
T2 |
490486 |
490474 |
0 |
0 |
T3 |
262059 |
262049 |
0 |
0 |
T4 |
113739 |
113732 |
0 |
0 |
T5 |
109386 |
109377 |
0 |
0 |
T6 |
22124 |
22030 |
0 |
0 |
T7 |
51248 |
51191 |
0 |
0 |
T8 |
868941 |
868879 |
0 |
0 |
T9 |
100715 |
100714 |
0 |
0 |
T10 |
338326 |
338235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
713353017 |
0 |
0 |
T1 |
592538 |
228944 |
0 |
0 |
T2 |
490486 |
512899 |
0 |
0 |
T3 |
262059 |
117200 |
0 |
0 |
T4 |
113739 |
885090 |
0 |
0 |
T5 |
109386 |
0 |
0 |
0 |
T6 |
22124 |
8 |
0 |
0 |
T7 |
51248 |
24288 |
0 |
0 |
T8 |
868941 |
187085 |
0 |
0 |
T9 |
100715 |
375439 |
0 |
0 |
T10 |
338326 |
2595 |
0 |
0 |
T11 |
0 |
168821 |
0 |
0 |