Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T4,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
659320 |
241511 |
0 |
0 |
| T2 |
1427460 |
377834 |
0 |
0 |
| T3 |
295692 |
394763 |
0 |
0 |
| T4 |
321640 |
349867 |
0 |
0 |
| T5 |
199870 |
3443 |
0 |
0 |
| T6 |
291784 |
1042691 |
0 |
0 |
| T7 |
426598 |
838335 |
0 |
0 |
| T8 |
1686582 |
1015004 |
0 |
0 |
| T9 |
509824 |
462462 |
0 |
0 |
| T10 |
102244 |
3008 |
0 |
0 |
| T11 |
0 |
198562 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
659320 |
659308 |
0 |
0 |
| T2 |
1427460 |
1427268 |
0 |
0 |
| T3 |
295692 |
295674 |
0 |
0 |
| T4 |
321640 |
321624 |
0 |
0 |
| T5 |
199870 |
199746 |
0 |
0 |
| T6 |
291784 |
291768 |
0 |
0 |
| T7 |
426598 |
426580 |
0 |
0 |
| T8 |
1686582 |
1686572 |
0 |
0 |
| T9 |
509824 |
509796 |
0 |
0 |
| T10 |
102244 |
102120 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
659320 |
659308 |
0 |
0 |
| T2 |
1427460 |
1427268 |
0 |
0 |
| T3 |
295692 |
295674 |
0 |
0 |
| T4 |
321640 |
321624 |
0 |
0 |
| T5 |
199870 |
199746 |
0 |
0 |
| T6 |
291784 |
291768 |
0 |
0 |
| T7 |
426598 |
426580 |
0 |
0 |
| T8 |
1686582 |
1686572 |
0 |
0 |
| T9 |
509824 |
509796 |
0 |
0 |
| T10 |
102244 |
102120 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
659320 |
659308 |
0 |
0 |
| T2 |
1427460 |
1427268 |
0 |
0 |
| T3 |
295692 |
295674 |
0 |
0 |
| T4 |
321640 |
321624 |
0 |
0 |
| T5 |
199870 |
199746 |
0 |
0 |
| T6 |
291784 |
291768 |
0 |
0 |
| T7 |
426598 |
426580 |
0 |
0 |
| T8 |
1686582 |
1686572 |
0 |
0 |
| T9 |
509824 |
509796 |
0 |
0 |
| T10 |
102244 |
102120 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
659320 |
241511 |
0 |
0 |
| T2 |
1427460 |
377834 |
0 |
0 |
| T3 |
295692 |
394763 |
0 |
0 |
| T4 |
321640 |
349867 |
0 |
0 |
| T5 |
199870 |
3443 |
0 |
0 |
| T6 |
291784 |
1042691 |
0 |
0 |
| T7 |
426598 |
838335 |
0 |
0 |
| T8 |
1686582 |
1015004 |
0 |
0 |
| T9 |
509824 |
462462 |
0 |
0 |
| T10 |
102244 |
3008 |
0 |
0 |
| T11 |
0 |
198562 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T4,T6,T7 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T4,T6,T7 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T3,T4 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2091812310 |
0 |
0 |
| T1 |
329660 |
204321 |
0 |
0 |
| T2 |
713730 |
0 |
0 |
0 |
| T3 |
147846 |
144371 |
0 |
0 |
| T4 |
160820 |
151150 |
0 |
0 |
| T5 |
99935 |
10 |
0 |
0 |
| T6 |
145892 |
899967 |
0 |
0 |
| T7 |
213299 |
152451 |
0 |
0 |
| T8 |
843291 |
729406 |
0 |
0 |
| T9 |
254912 |
123458 |
0 |
0 |
| T10 |
51122 |
10 |
0 |
0 |
| T11 |
0 |
198562 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2091812310 |
0 |
0 |
| T1 |
329660 |
204321 |
0 |
0 |
| T2 |
713730 |
0 |
0 |
0 |
| T3 |
147846 |
144371 |
0 |
0 |
| T4 |
160820 |
151150 |
0 |
0 |
| T5 |
99935 |
10 |
0 |
0 |
| T6 |
145892 |
899967 |
0 |
0 |
| T7 |
213299 |
152451 |
0 |
0 |
| T8 |
843291 |
729406 |
0 |
0 |
| T9 |
254912 |
123458 |
0 |
0 |
| T10 |
51122 |
10 |
0 |
0 |
| T11 |
0 |
198562 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
| Conditions | 16 | 12 | 75.00 |
| Logical | 16 | 12 | 75.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T9,T12,T13 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Covered | T9,T12,T13 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T1,T2,T3 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
742972748 |
0 |
0 |
| T1 |
329660 |
37190 |
0 |
0 |
| T2 |
713730 |
377834 |
0 |
0 |
| T3 |
147846 |
250392 |
0 |
0 |
| T4 |
160820 |
198717 |
0 |
0 |
| T5 |
99935 |
3433 |
0 |
0 |
| T6 |
145892 |
142724 |
0 |
0 |
| T7 |
213299 |
685884 |
0 |
0 |
| T8 |
843291 |
285598 |
0 |
0 |
| T9 |
254912 |
339004 |
0 |
0 |
| T10 |
51122 |
2998 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
329660 |
329654 |
0 |
0 |
| T2 |
713730 |
713634 |
0 |
0 |
| T3 |
147846 |
147837 |
0 |
0 |
| T4 |
160820 |
160812 |
0 |
0 |
| T5 |
99935 |
99873 |
0 |
0 |
| T6 |
145892 |
145884 |
0 |
0 |
| T7 |
213299 |
213290 |
0 |
0 |
| T8 |
843291 |
843286 |
0 |
0 |
| T9 |
254912 |
254898 |
0 |
0 |
| T10 |
51122 |
51060 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
742972748 |
0 |
0 |
| T1 |
329660 |
37190 |
0 |
0 |
| T2 |
713730 |
377834 |
0 |
0 |
| T3 |
147846 |
250392 |
0 |
0 |
| T4 |
160820 |
198717 |
0 |
0 |
| T5 |
99935 |
3433 |
0 |
0 |
| T6 |
145892 |
142724 |
0 |
0 |
| T7 |
213299 |
685884 |
0 |
0 |
| T8 |
843291 |
285598 |
0 |
0 |
| T9 |
254912 |
339004 |
0 |
0 |
| T10 |
51122 |
2998 |
0 |
0 |