Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1774960 |
545402 |
0 |
0 |
T2 |
571708 |
1226393 |
0 |
0 |
T3 |
986588 |
333694 |
0 |
0 |
T4 |
259262 |
539188 |
0 |
0 |
T5 |
657464 |
435232 |
0 |
0 |
T6 |
536112 |
421480 |
0 |
0 |
T7 |
885310 |
58653 |
0 |
0 |
T8 |
975314 |
426723 |
0 |
0 |
T9 |
283696 |
117049 |
0 |
0 |
T10 |
398058 |
682673 |
0 |
0 |
T11 |
0 |
102175 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1774960 |
1774900 |
0 |
0 |
T2 |
571708 |
571692 |
0 |
0 |
T3 |
986588 |
986558 |
0 |
0 |
T4 |
259262 |
259242 |
0 |
0 |
T5 |
657464 |
657452 |
0 |
0 |
T6 |
536112 |
536092 |
0 |
0 |
T7 |
885310 |
885166 |
0 |
0 |
T8 |
975314 |
975296 |
0 |
0 |
T9 |
283696 |
283524 |
0 |
0 |
T10 |
398058 |
398038 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1774960 |
1774900 |
0 |
0 |
T2 |
571708 |
571692 |
0 |
0 |
T3 |
986588 |
986558 |
0 |
0 |
T4 |
259262 |
259242 |
0 |
0 |
T5 |
657464 |
657452 |
0 |
0 |
T6 |
536112 |
536092 |
0 |
0 |
T7 |
885310 |
885166 |
0 |
0 |
T8 |
975314 |
975296 |
0 |
0 |
T9 |
283696 |
283524 |
0 |
0 |
T10 |
398058 |
398038 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1774960 |
1774900 |
0 |
0 |
T2 |
571708 |
571692 |
0 |
0 |
T3 |
986588 |
986558 |
0 |
0 |
T4 |
259262 |
259242 |
0 |
0 |
T5 |
657464 |
657452 |
0 |
0 |
T6 |
536112 |
536092 |
0 |
0 |
T7 |
885310 |
885166 |
0 |
0 |
T8 |
975314 |
975296 |
0 |
0 |
T9 |
283696 |
283524 |
0 |
0 |
T10 |
398058 |
398038 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1774960 |
545402 |
0 |
0 |
T2 |
571708 |
1226393 |
0 |
0 |
T3 |
986588 |
333694 |
0 |
0 |
T4 |
259262 |
539188 |
0 |
0 |
T5 |
657464 |
435232 |
0 |
0 |
T6 |
536112 |
421480 |
0 |
0 |
T7 |
885310 |
58653 |
0 |
0 |
T8 |
975314 |
426723 |
0 |
0 |
T9 |
283696 |
117049 |
0 |
0 |
T10 |
398058 |
682673 |
0 |
0 |
T11 |
0 |
102175 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1947756308 |
0 |
0 |
T1 |
887480 |
437053 |
0 |
0 |
T2 |
285854 |
904688 |
0 |
0 |
T3 |
493294 |
175861 |
0 |
0 |
T4 |
129631 |
291389 |
0 |
0 |
T5 |
328732 |
322517 |
0 |
0 |
T6 |
268056 |
235691 |
0 |
0 |
T7 |
442655 |
54990 |
0 |
0 |
T8 |
487657 |
200833 |
0 |
0 |
T9 |
141848 |
0 |
0 |
0 |
T10 |
199029 |
433231 |
0 |
0 |
T11 |
0 |
102175 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1947756308 |
0 |
0 |
T1 |
887480 |
437053 |
0 |
0 |
T2 |
285854 |
904688 |
0 |
0 |
T3 |
493294 |
175861 |
0 |
0 |
T4 |
129631 |
291389 |
0 |
0 |
T5 |
328732 |
322517 |
0 |
0 |
T6 |
268056 |
235691 |
0 |
0 |
T7 |
442655 |
54990 |
0 |
0 |
T8 |
487657 |
200833 |
0 |
0 |
T9 |
141848 |
0 |
0 |
0 |
T10 |
199029 |
433231 |
0 |
0 |
T11 |
0 |
102175 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
668959657 |
0 |
0 |
T1 |
887480 |
108349 |
0 |
0 |
T2 |
285854 |
321705 |
0 |
0 |
T3 |
493294 |
157833 |
0 |
0 |
T4 |
129631 |
247799 |
0 |
0 |
T5 |
328732 |
112715 |
0 |
0 |
T6 |
268056 |
185789 |
0 |
0 |
T7 |
442655 |
3663 |
0 |
0 |
T8 |
487657 |
225890 |
0 |
0 |
T9 |
141848 |
117049 |
0 |
0 |
T10 |
199029 |
249442 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
887480 |
887450 |
0 |
0 |
T2 |
285854 |
285846 |
0 |
0 |
T3 |
493294 |
493279 |
0 |
0 |
T4 |
129631 |
129621 |
0 |
0 |
T5 |
328732 |
328726 |
0 |
0 |
T6 |
268056 |
268046 |
0 |
0 |
T7 |
442655 |
442583 |
0 |
0 |
T8 |
487657 |
487648 |
0 |
0 |
T9 |
141848 |
141762 |
0 |
0 |
T10 |
199029 |
199019 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
668959657 |
0 |
0 |
T1 |
887480 |
108349 |
0 |
0 |
T2 |
285854 |
321705 |
0 |
0 |
T3 |
493294 |
157833 |
0 |
0 |
T4 |
129631 |
247799 |
0 |
0 |
T5 |
328732 |
112715 |
0 |
0 |
T6 |
268056 |
185789 |
0 |
0 |
T7 |
442655 |
3663 |
0 |
0 |
T8 |
487657 |
225890 |
0 |
0 |
T9 |
141848 |
117049 |
0 |
0 |
T10 |
199029 |
249442 |
0 |
0 |