Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
560720 |
0 |
0 |
T2 |
985 |
0 |
0 |
0 |
T3 |
371584 |
587997 |
0 |
0 |
T4 |
978960 |
724952 |
0 |
0 |
T5 |
1192982 |
428407 |
0 |
0 |
T6 |
300682 |
1491506 |
0 |
0 |
T7 |
1292646 |
665001 |
0 |
0 |
T8 |
851450 |
696239 |
0 |
0 |
T9 |
1031698 |
891000 |
0 |
0 |
T10 |
68626 |
1895 |
0 |
0 |
T11 |
360548 |
365040 |
0 |
0 |
T12 |
0 |
430871 |
0 |
0 |
T13 |
1045 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1337040 |
1336880 |
0 |
0 |
T2 |
1970 |
1796 |
0 |
0 |
T3 |
371584 |
371584 |
0 |
0 |
T4 |
978960 |
978944 |
0 |
0 |
T5 |
1192982 |
1192854 |
0 |
0 |
T6 |
300682 |
300670 |
0 |
0 |
T7 |
1292646 |
1292512 |
0 |
0 |
T8 |
851450 |
851264 |
0 |
0 |
T9 |
1031698 |
1031686 |
0 |
0 |
T10 |
68626 |
68470 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1337040 |
1336880 |
0 |
0 |
T2 |
1970 |
1796 |
0 |
0 |
T3 |
371584 |
371584 |
0 |
0 |
T4 |
978960 |
978944 |
0 |
0 |
T5 |
1192982 |
1192854 |
0 |
0 |
T6 |
300682 |
300670 |
0 |
0 |
T7 |
1292646 |
1292512 |
0 |
0 |
T8 |
851450 |
851264 |
0 |
0 |
T9 |
1031698 |
1031686 |
0 |
0 |
T10 |
68626 |
68470 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1337040 |
1336880 |
0 |
0 |
T2 |
1970 |
1796 |
0 |
0 |
T3 |
371584 |
371584 |
0 |
0 |
T4 |
978960 |
978944 |
0 |
0 |
T5 |
1192982 |
1192854 |
0 |
0 |
T6 |
300682 |
300670 |
0 |
0 |
T7 |
1292646 |
1292512 |
0 |
0 |
T8 |
851450 |
851264 |
0 |
0 |
T9 |
1031698 |
1031686 |
0 |
0 |
T10 |
68626 |
68470 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
560720 |
0 |
0 |
T2 |
985 |
0 |
0 |
0 |
T3 |
371584 |
587997 |
0 |
0 |
T4 |
978960 |
724952 |
0 |
0 |
T5 |
1192982 |
428407 |
0 |
0 |
T6 |
300682 |
1491506 |
0 |
0 |
T7 |
1292646 |
665001 |
0 |
0 |
T8 |
851450 |
696239 |
0 |
0 |
T9 |
1031698 |
891000 |
0 |
0 |
T10 |
68626 |
1895 |
0 |
0 |
T11 |
360548 |
365040 |
0 |
0 |
T12 |
0 |
430871 |
0 |
0 |
T13 |
1045 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2049311243 |
0 |
0 |
T3 |
185792 |
179069 |
0 |
0 |
T4 |
489480 |
459342 |
0 |
0 |
T5 |
596491 |
216417 |
0 |
0 |
T6 |
150341 |
818374 |
0 |
0 |
T7 |
646323 |
645041 |
0 |
0 |
T8 |
425725 |
329693 |
0 |
0 |
T9 |
515849 |
461276 |
0 |
0 |
T10 |
34313 |
10 |
0 |
0 |
T11 |
360548 |
358388 |
0 |
0 |
T12 |
0 |
430871 |
0 |
0 |
T13 |
1045 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2049311243 |
0 |
0 |
T3 |
185792 |
179069 |
0 |
0 |
T4 |
489480 |
459342 |
0 |
0 |
T5 |
596491 |
216417 |
0 |
0 |
T6 |
150341 |
818374 |
0 |
0 |
T7 |
646323 |
645041 |
0 |
0 |
T8 |
425725 |
329693 |
0 |
0 |
T9 |
515849 |
461276 |
0 |
0 |
T10 |
34313 |
10 |
0 |
0 |
T11 |
360548 |
358388 |
0 |
0 |
T12 |
0 |
430871 |
0 |
0 |
T13 |
1045 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
726831796 |
0 |
0 |
T1 |
668520 |
560720 |
0 |
0 |
T2 |
985 |
0 |
0 |
0 |
T3 |
185792 |
408928 |
0 |
0 |
T4 |
489480 |
265610 |
0 |
0 |
T5 |
596491 |
211990 |
0 |
0 |
T6 |
150341 |
673132 |
0 |
0 |
T7 |
646323 |
19960 |
0 |
0 |
T8 |
425725 |
366546 |
0 |
0 |
T9 |
515849 |
429724 |
0 |
0 |
T10 |
34313 |
1885 |
0 |
0 |
T11 |
0 |
6652 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
668520 |
668440 |
0 |
0 |
T2 |
985 |
898 |
0 |
0 |
T3 |
185792 |
185792 |
0 |
0 |
T4 |
489480 |
489472 |
0 |
0 |
T5 |
596491 |
596427 |
0 |
0 |
T6 |
150341 |
150335 |
0 |
0 |
T7 |
646323 |
646256 |
0 |
0 |
T8 |
425725 |
425632 |
0 |
0 |
T9 |
515849 |
515843 |
0 |
0 |
T10 |
34313 |
34235 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
726831796 |
0 |
0 |
T1 |
668520 |
560720 |
0 |
0 |
T2 |
985 |
0 |
0 |
0 |
T3 |
185792 |
408928 |
0 |
0 |
T4 |
489480 |
265610 |
0 |
0 |
T5 |
596491 |
211990 |
0 |
0 |
T6 |
150341 |
673132 |
0 |
0 |
T7 |
646323 |
19960 |
0 |
0 |
T8 |
425725 |
366546 |
0 |
0 |
T9 |
515849 |
429724 |
0 |
0 |
T10 |
34313 |
1885 |
0 |
0 |
T11 |
0 |
6652 |
0 |
0 |