Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226694 |
748939 |
0 |
0 |
T2 |
153758 |
17808 |
0 |
0 |
T3 |
94048 |
24556 |
0 |
0 |
T4 |
427028 |
1418891 |
0 |
0 |
T5 |
247982 |
432531 |
0 |
0 |
T6 |
1621722 |
771737 |
0 |
0 |
T7 |
624904 |
141663 |
0 |
0 |
T8 |
189158 |
4414 |
0 |
0 |
T9 |
1339336 |
461282 |
0 |
0 |
T10 |
147628 |
9719 |
0 |
0 |
T11 |
0 |
470006 |
0 |
0 |
T12 |
0 |
769049 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226694 |
226674 |
0 |
0 |
T2 |
153758 |
153570 |
0 |
0 |
T3 |
94048 |
93852 |
0 |
0 |
T4 |
427028 |
427016 |
0 |
0 |
T5 |
247982 |
247968 |
0 |
0 |
T6 |
1621722 |
1621694 |
0 |
0 |
T7 |
624904 |
624886 |
0 |
0 |
T8 |
189158 |
189040 |
0 |
0 |
T9 |
1339336 |
1339236 |
0 |
0 |
T10 |
147628 |
147442 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226694 |
226674 |
0 |
0 |
T2 |
153758 |
153570 |
0 |
0 |
T3 |
94048 |
93852 |
0 |
0 |
T4 |
427028 |
427016 |
0 |
0 |
T5 |
247982 |
247968 |
0 |
0 |
T6 |
1621722 |
1621694 |
0 |
0 |
T7 |
624904 |
624886 |
0 |
0 |
T8 |
189158 |
189040 |
0 |
0 |
T9 |
1339336 |
1339236 |
0 |
0 |
T10 |
147628 |
147442 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226694 |
226674 |
0 |
0 |
T2 |
153758 |
153570 |
0 |
0 |
T3 |
94048 |
93852 |
0 |
0 |
T4 |
427028 |
427016 |
0 |
0 |
T5 |
247982 |
247968 |
0 |
0 |
T6 |
1621722 |
1621694 |
0 |
0 |
T7 |
624904 |
624886 |
0 |
0 |
T8 |
189158 |
189040 |
0 |
0 |
T9 |
1339336 |
1339236 |
0 |
0 |
T10 |
147628 |
147442 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226694 |
748939 |
0 |
0 |
T2 |
153758 |
17808 |
0 |
0 |
T3 |
94048 |
24556 |
0 |
0 |
T4 |
427028 |
1418891 |
0 |
0 |
T5 |
247982 |
432531 |
0 |
0 |
T6 |
1621722 |
771737 |
0 |
0 |
T7 |
624904 |
141663 |
0 |
0 |
T8 |
189158 |
4414 |
0 |
0 |
T9 |
1339336 |
461282 |
0 |
0 |
T10 |
147628 |
9719 |
0 |
0 |
T11 |
0 |
470006 |
0 |
0 |
T12 |
0 |
769049 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1976205359 |
0 |
0 |
T1 |
113347 |
474502 |
0 |
0 |
T2 |
76879 |
0 |
0 |
0 |
T3 |
47024 |
0 |
0 |
0 |
T4 |
213514 |
455120 |
0 |
0 |
T5 |
123991 |
432531 |
0 |
0 |
T6 |
810861 |
555936 |
0 |
0 |
T7 |
312452 |
139534 |
0 |
0 |
T8 |
94579 |
10 |
0 |
0 |
T9 |
669668 |
397008 |
0 |
0 |
T10 |
73814 |
9091 |
0 |
0 |
T11 |
0 |
460692 |
0 |
0 |
T12 |
0 |
769049 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1976205359 |
0 |
0 |
T1 |
113347 |
474502 |
0 |
0 |
T2 |
76879 |
0 |
0 |
0 |
T3 |
47024 |
0 |
0 |
0 |
T4 |
213514 |
455120 |
0 |
0 |
T5 |
123991 |
432531 |
0 |
0 |
T6 |
810861 |
555936 |
0 |
0 |
T7 |
312452 |
139534 |
0 |
0 |
T8 |
94579 |
10 |
0 |
0 |
T9 |
669668 |
397008 |
0 |
0 |
T10 |
73814 |
9091 |
0 |
0 |
T11 |
0 |
460692 |
0 |
0 |
T12 |
0 |
769049 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T6,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
710580375 |
0 |
0 |
T1 |
113347 |
274437 |
0 |
0 |
T2 |
76879 |
17808 |
0 |
0 |
T3 |
47024 |
24556 |
0 |
0 |
T4 |
213514 |
963771 |
0 |
0 |
T5 |
123991 |
0 |
0 |
0 |
T6 |
810861 |
215801 |
0 |
0 |
T7 |
312452 |
2129 |
0 |
0 |
T8 |
94579 |
4404 |
0 |
0 |
T9 |
669668 |
64274 |
0 |
0 |
T10 |
73814 |
628 |
0 |
0 |
T11 |
0 |
9314 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
113347 |
113337 |
0 |
0 |
T2 |
76879 |
76785 |
0 |
0 |
T3 |
47024 |
46926 |
0 |
0 |
T4 |
213514 |
213508 |
0 |
0 |
T5 |
123991 |
123984 |
0 |
0 |
T6 |
810861 |
810847 |
0 |
0 |
T7 |
312452 |
312443 |
0 |
0 |
T8 |
94579 |
94520 |
0 |
0 |
T9 |
669668 |
669618 |
0 |
0 |
T10 |
73814 |
73721 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
710580375 |
0 |
0 |
T1 |
113347 |
274437 |
0 |
0 |
T2 |
76879 |
17808 |
0 |
0 |
T3 |
47024 |
24556 |
0 |
0 |
T4 |
213514 |
963771 |
0 |
0 |
T5 |
123991 |
0 |
0 |
0 |
T6 |
810861 |
215801 |
0 |
0 |
T7 |
312452 |
2129 |
0 |
0 |
T8 |
94579 |
4404 |
0 |
0 |
T9 |
669668 |
64274 |
0 |
0 |
T10 |
73814 |
628 |
0 |
0 |
T11 |
0 |
9314 |
0 |
0 |