Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
521636 |
808103 |
0 |
0 |
T2 |
36852 |
0 |
0 |
0 |
T3 |
290202 |
466069 |
0 |
0 |
T4 |
289958 |
17052 |
0 |
0 |
T5 |
1134680 |
825374 |
0 |
0 |
T6 |
88164 |
41 |
0 |
0 |
T7 |
1229676 |
497688 |
0 |
0 |
T8 |
315146 |
431204 |
0 |
0 |
T9 |
775038 |
336242 |
0 |
0 |
T10 |
62588 |
1787 |
0 |
0 |
T11 |
0 |
19723 |
0 |
0 |
T12 |
0 |
985951 |
0 |
0 |
T13 |
0 |
737845 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
521636 |
521626 |
0 |
0 |
T2 |
36852 |
36692 |
0 |
0 |
T3 |
290202 |
290186 |
0 |
0 |
T4 |
289958 |
289780 |
0 |
0 |
T5 |
1134680 |
1134662 |
0 |
0 |
T6 |
88164 |
88036 |
0 |
0 |
T7 |
1229676 |
1229490 |
0 |
0 |
T8 |
315146 |
315132 |
0 |
0 |
T9 |
775038 |
774962 |
0 |
0 |
T10 |
62588 |
62448 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
521636 |
521626 |
0 |
0 |
T2 |
36852 |
36692 |
0 |
0 |
T3 |
290202 |
290186 |
0 |
0 |
T4 |
289958 |
289780 |
0 |
0 |
T5 |
1134680 |
1134662 |
0 |
0 |
T6 |
88164 |
88036 |
0 |
0 |
T7 |
1229676 |
1229490 |
0 |
0 |
T8 |
315146 |
315132 |
0 |
0 |
T9 |
775038 |
774962 |
0 |
0 |
T10 |
62588 |
62448 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
521636 |
521626 |
0 |
0 |
T2 |
36852 |
36692 |
0 |
0 |
T3 |
290202 |
290186 |
0 |
0 |
T4 |
289958 |
289780 |
0 |
0 |
T5 |
1134680 |
1134662 |
0 |
0 |
T6 |
88164 |
88036 |
0 |
0 |
T7 |
1229676 |
1229490 |
0 |
0 |
T8 |
315146 |
315132 |
0 |
0 |
T9 |
775038 |
774962 |
0 |
0 |
T10 |
62588 |
62448 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
521636 |
808103 |
0 |
0 |
T2 |
36852 |
0 |
0 |
0 |
T3 |
290202 |
466069 |
0 |
0 |
T4 |
289958 |
17052 |
0 |
0 |
T5 |
1134680 |
825374 |
0 |
0 |
T6 |
88164 |
41 |
0 |
0 |
T7 |
1229676 |
497688 |
0 |
0 |
T8 |
315146 |
431204 |
0 |
0 |
T9 |
775038 |
336242 |
0 |
0 |
T10 |
62588 |
1787 |
0 |
0 |
T11 |
0 |
19723 |
0 |
0 |
T12 |
0 |
985951 |
0 |
0 |
T13 |
0 |
737845 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1924332851 |
0 |
0 |
T1 |
260818 |
647033 |
0 |
0 |
T2 |
18426 |
0 |
0 |
0 |
T3 |
145101 |
365234 |
0 |
0 |
T4 |
144979 |
15964 |
0 |
0 |
T5 |
567340 |
551208 |
0 |
0 |
T6 |
44082 |
9 |
0 |
0 |
T7 |
614838 |
0 |
0 |
0 |
T8 |
157573 |
316129 |
0 |
0 |
T9 |
387519 |
235450 |
0 |
0 |
T10 |
31294 |
10 |
0 |
0 |
T12 |
0 |
985951 |
0 |
0 |
T13 |
0 |
737845 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1924332851 |
0 |
0 |
T1 |
260818 |
647033 |
0 |
0 |
T2 |
18426 |
0 |
0 |
0 |
T3 |
145101 |
365234 |
0 |
0 |
T4 |
144979 |
15964 |
0 |
0 |
T5 |
567340 |
551208 |
0 |
0 |
T6 |
44082 |
9 |
0 |
0 |
T7 |
614838 |
0 |
0 |
0 |
T8 |
157573 |
316129 |
0 |
0 |
T9 |
387519 |
235450 |
0 |
0 |
T10 |
31294 |
10 |
0 |
0 |
T12 |
0 |
985951 |
0 |
0 |
T13 |
0 |
737845 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
689212311 |
0 |
0 |
T1 |
260818 |
161070 |
0 |
0 |
T2 |
18426 |
0 |
0 |
0 |
T3 |
145101 |
100835 |
0 |
0 |
T4 |
144979 |
1088 |
0 |
0 |
T5 |
567340 |
274166 |
0 |
0 |
T6 |
44082 |
32 |
0 |
0 |
T7 |
614838 |
497688 |
0 |
0 |
T8 |
157573 |
115075 |
0 |
0 |
T9 |
387519 |
100792 |
0 |
0 |
T10 |
31294 |
1777 |
0 |
0 |
T11 |
0 |
19723 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
260818 |
260813 |
0 |
0 |
T2 |
18426 |
18346 |
0 |
0 |
T3 |
145101 |
145093 |
0 |
0 |
T4 |
144979 |
144890 |
0 |
0 |
T5 |
567340 |
567331 |
0 |
0 |
T6 |
44082 |
44018 |
0 |
0 |
T7 |
614838 |
614745 |
0 |
0 |
T8 |
157573 |
157566 |
0 |
0 |
T9 |
387519 |
387481 |
0 |
0 |
T10 |
31294 |
31224 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
689212311 |
0 |
0 |
T1 |
260818 |
161070 |
0 |
0 |
T2 |
18426 |
0 |
0 |
0 |
T3 |
145101 |
100835 |
0 |
0 |
T4 |
144979 |
1088 |
0 |
0 |
T5 |
567340 |
274166 |
0 |
0 |
T6 |
44082 |
32 |
0 |
0 |
T7 |
614838 |
497688 |
0 |
0 |
T8 |
157573 |
115075 |
0 |
0 |
T9 |
387519 |
100792 |
0 |
0 |
T10 |
31294 |
1777 |
0 |
0 |
T11 |
0 |
19723 |
0 |
0 |