Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
387261 |
0 |
0 |
T2 |
165868 |
8892 |
0 |
0 |
T3 |
195144 |
123 |
0 |
0 |
T4 |
376254 |
250833 |
0 |
0 |
T5 |
295010 |
326728 |
0 |
0 |
T6 |
138920 |
10004 |
0 |
0 |
T7 |
466894 |
547934 |
0 |
0 |
T8 |
294576 |
772988 |
0 |
0 |
T9 |
813466 |
348474 |
0 |
0 |
T10 |
232310 |
131918 |
0 |
0 |
T11 |
279207 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
955246 |
955234 |
0 |
0 |
T2 |
165868 |
165748 |
0 |
0 |
T3 |
195144 |
195026 |
0 |
0 |
T4 |
376254 |
376244 |
0 |
0 |
T5 |
295010 |
294998 |
0 |
0 |
T6 |
138920 |
138788 |
0 |
0 |
T7 |
466894 |
466878 |
0 |
0 |
T8 |
294576 |
294560 |
0 |
0 |
T9 |
813466 |
813448 |
0 |
0 |
T10 |
232310 |
232298 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
955246 |
955234 |
0 |
0 |
T2 |
165868 |
165748 |
0 |
0 |
T3 |
195144 |
195026 |
0 |
0 |
T4 |
376254 |
376244 |
0 |
0 |
T5 |
295010 |
294998 |
0 |
0 |
T6 |
138920 |
138788 |
0 |
0 |
T7 |
466894 |
466878 |
0 |
0 |
T8 |
294576 |
294560 |
0 |
0 |
T9 |
813466 |
813448 |
0 |
0 |
T10 |
232310 |
232298 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
955246 |
955234 |
0 |
0 |
T2 |
165868 |
165748 |
0 |
0 |
T3 |
195144 |
195026 |
0 |
0 |
T4 |
376254 |
376244 |
0 |
0 |
T5 |
295010 |
294998 |
0 |
0 |
T6 |
138920 |
138788 |
0 |
0 |
T7 |
466894 |
466878 |
0 |
0 |
T8 |
294576 |
294560 |
0 |
0 |
T9 |
813466 |
813448 |
0 |
0 |
T10 |
232310 |
232298 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
387261 |
0 |
0 |
T2 |
165868 |
8892 |
0 |
0 |
T3 |
195144 |
123 |
0 |
0 |
T4 |
376254 |
250833 |
0 |
0 |
T5 |
295010 |
326728 |
0 |
0 |
T6 |
138920 |
10004 |
0 |
0 |
T7 |
466894 |
547934 |
0 |
0 |
T8 |
294576 |
772988 |
0 |
0 |
T9 |
813466 |
348474 |
0 |
0 |
T10 |
232310 |
131918 |
0 |
0 |
T11 |
279207 |
21 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2018671760 |
0 |
0 |
T1 |
477623 |
387261 |
0 |
0 |
T2 |
82934 |
8273 |
0 |
0 |
T3 |
97572 |
9 |
0 |
0 |
T4 |
188127 |
129444 |
0 |
0 |
T5 |
147505 |
137008 |
0 |
0 |
T6 |
69460 |
9196 |
0 |
0 |
T7 |
233447 |
203875 |
0 |
0 |
T8 |
147288 |
333483 |
0 |
0 |
T9 |
406733 |
220657 |
0 |
0 |
T10 |
116155 |
124805 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2018671760 |
0 |
0 |
T1 |
477623 |
387261 |
0 |
0 |
T2 |
82934 |
8273 |
0 |
0 |
T3 |
97572 |
9 |
0 |
0 |
T4 |
188127 |
129444 |
0 |
0 |
T5 |
147505 |
137008 |
0 |
0 |
T6 |
69460 |
9196 |
0 |
0 |
T7 |
233447 |
203875 |
0 |
0 |
T8 |
147288 |
333483 |
0 |
0 |
T9 |
406733 |
220657 |
0 |
0 |
T10 |
116155 |
124805 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
763786705 |
0 |
0 |
T2 |
82934 |
619 |
0 |
0 |
T3 |
97572 |
114 |
0 |
0 |
T4 |
188127 |
121389 |
0 |
0 |
T5 |
147505 |
189720 |
0 |
0 |
T6 |
69460 |
808 |
0 |
0 |
T7 |
233447 |
344059 |
0 |
0 |
T8 |
147288 |
439505 |
0 |
0 |
T9 |
406733 |
127817 |
0 |
0 |
T10 |
116155 |
7113 |
0 |
0 |
T11 |
279207 |
21 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
477623 |
477617 |
0 |
0 |
T2 |
82934 |
82874 |
0 |
0 |
T3 |
97572 |
97513 |
0 |
0 |
T4 |
188127 |
188122 |
0 |
0 |
T5 |
147505 |
147499 |
0 |
0 |
T6 |
69460 |
69394 |
0 |
0 |
T7 |
233447 |
233439 |
0 |
0 |
T8 |
147288 |
147280 |
0 |
0 |
T9 |
406733 |
406724 |
0 |
0 |
T10 |
116155 |
116149 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
763786705 |
0 |
0 |
T2 |
82934 |
619 |
0 |
0 |
T3 |
97572 |
114 |
0 |
0 |
T4 |
188127 |
121389 |
0 |
0 |
T5 |
147505 |
189720 |
0 |
0 |
T6 |
69460 |
808 |
0 |
0 |
T7 |
233447 |
344059 |
0 |
0 |
T8 |
147288 |
439505 |
0 |
0 |
T9 |
406733 |
127817 |
0 |
0 |
T10 |
116155 |
7113 |
0 |
0 |
T11 |
279207 |
21 |
0 |
0 |