Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
121479 |
0 |
0 |
T2 |
243754 |
661801 |
0 |
0 |
T3 |
125160 |
3501 |
0 |
0 |
T4 |
78022 |
94 |
0 |
0 |
T5 |
219898 |
1047823 |
0 |
0 |
T6 |
537494 |
284078 |
0 |
0 |
T7 |
706424 |
432303 |
0 |
0 |
T8 |
514216 |
20636 |
0 |
0 |
T9 |
435630 |
201711 |
0 |
0 |
T10 |
255386 |
1672244 |
0 |
0 |
T11 |
137100 |
98912 |
0 |
0 |
T12 |
0 |
130622 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1006130 |
1005990 |
0 |
0 |
T2 |
243754 |
243754 |
0 |
0 |
T3 |
125160 |
124990 |
0 |
0 |
T4 |
78022 |
77880 |
0 |
0 |
T5 |
219898 |
219878 |
0 |
0 |
T6 |
537494 |
537476 |
0 |
0 |
T7 |
706424 |
706406 |
0 |
0 |
T8 |
514216 |
514198 |
0 |
0 |
T9 |
435630 |
435620 |
0 |
0 |
T10 |
255386 |
255368 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1006130 |
1005990 |
0 |
0 |
T2 |
243754 |
243754 |
0 |
0 |
T3 |
125160 |
124990 |
0 |
0 |
T4 |
78022 |
77880 |
0 |
0 |
T5 |
219898 |
219878 |
0 |
0 |
T6 |
537494 |
537476 |
0 |
0 |
T7 |
706424 |
706406 |
0 |
0 |
T8 |
514216 |
514198 |
0 |
0 |
T9 |
435630 |
435620 |
0 |
0 |
T10 |
255386 |
255368 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1006130 |
1005990 |
0 |
0 |
T2 |
243754 |
243754 |
0 |
0 |
T3 |
125160 |
124990 |
0 |
0 |
T4 |
78022 |
77880 |
0 |
0 |
T5 |
219898 |
219878 |
0 |
0 |
T6 |
537494 |
537476 |
0 |
0 |
T7 |
706424 |
706406 |
0 |
0 |
T8 |
514216 |
514198 |
0 |
0 |
T9 |
435630 |
435620 |
0 |
0 |
T10 |
255386 |
255368 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
121479 |
0 |
0 |
T2 |
243754 |
661801 |
0 |
0 |
T3 |
125160 |
3501 |
0 |
0 |
T4 |
78022 |
94 |
0 |
0 |
T5 |
219898 |
1047823 |
0 |
0 |
T6 |
537494 |
284078 |
0 |
0 |
T7 |
706424 |
432303 |
0 |
0 |
T8 |
514216 |
20636 |
0 |
0 |
T9 |
435630 |
201711 |
0 |
0 |
T10 |
255386 |
1672244 |
0 |
0 |
T11 |
137100 |
98912 |
0 |
0 |
T12 |
0 |
130622 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1855778197 |
0 |
0 |
T2 |
121877 |
352867 |
0 |
0 |
T3 |
62580 |
10 |
0 |
0 |
T4 |
39011 |
8 |
0 |
0 |
T5 |
109949 |
714955 |
0 |
0 |
T6 |
268747 |
152463 |
0 |
0 |
T7 |
353212 |
259895 |
0 |
0 |
T8 |
257108 |
20636 |
0 |
0 |
T9 |
217815 |
129172 |
0 |
0 |
T10 |
127693 |
693984 |
0 |
0 |
T11 |
137100 |
0 |
0 |
0 |
T12 |
0 |
130622 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1855778197 |
0 |
0 |
T2 |
121877 |
352867 |
0 |
0 |
T3 |
62580 |
10 |
0 |
0 |
T4 |
39011 |
8 |
0 |
0 |
T5 |
109949 |
714955 |
0 |
0 |
T6 |
268747 |
152463 |
0 |
0 |
T7 |
353212 |
259895 |
0 |
0 |
T8 |
257108 |
20636 |
0 |
0 |
T9 |
217815 |
129172 |
0 |
0 |
T10 |
127693 |
693984 |
0 |
0 |
T11 |
137100 |
0 |
0 |
0 |
T12 |
0 |
130622 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
743875415 |
0 |
0 |
T1 |
503065 |
121479 |
0 |
0 |
T2 |
121877 |
308934 |
0 |
0 |
T3 |
62580 |
3491 |
0 |
0 |
T4 |
39011 |
86 |
0 |
0 |
T5 |
109949 |
332868 |
0 |
0 |
T6 |
268747 |
131615 |
0 |
0 |
T7 |
353212 |
172408 |
0 |
0 |
T8 |
257108 |
0 |
0 |
0 |
T9 |
217815 |
72539 |
0 |
0 |
T10 |
127693 |
978260 |
0 |
0 |
T11 |
0 |
98912 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
503065 |
502995 |
0 |
0 |
T2 |
121877 |
121877 |
0 |
0 |
T3 |
62580 |
62495 |
0 |
0 |
T4 |
39011 |
38940 |
0 |
0 |
T5 |
109949 |
109939 |
0 |
0 |
T6 |
268747 |
268738 |
0 |
0 |
T7 |
353212 |
353203 |
0 |
0 |
T8 |
257108 |
257099 |
0 |
0 |
T9 |
217815 |
217810 |
0 |
0 |
T10 |
127693 |
127684 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
743875415 |
0 |
0 |
T1 |
503065 |
121479 |
0 |
0 |
T2 |
121877 |
308934 |
0 |
0 |
T3 |
62580 |
3491 |
0 |
0 |
T4 |
39011 |
86 |
0 |
0 |
T5 |
109949 |
332868 |
0 |
0 |
T6 |
268747 |
131615 |
0 |
0 |
T7 |
353212 |
172408 |
0 |
0 |
T8 |
257108 |
0 |
0 |
0 |
T9 |
217815 |
72539 |
0 |
0 |
T10 |
127693 |
978260 |
0 |
0 |
T11 |
0 |
98912 |
0 |
0 |