Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1469998 |
660386 |
0 |
0 |
T2 |
230568 |
907587 |
0 |
0 |
T3 |
451524 |
282531 |
0 |
0 |
T4 |
288172 |
726994 |
0 |
0 |
T5 |
484562 |
357508 |
0 |
0 |
T6 |
299090 |
615012 |
0 |
0 |
T7 |
408838 |
86 |
0 |
0 |
T8 |
507594 |
447454 |
0 |
0 |
T9 |
405030 |
105131 |
0 |
0 |
T10 |
221790 |
4131 |
0 |
0 |
T11 |
0 |
714788 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1469998 |
1469836 |
0 |
0 |
T2 |
230568 |
230552 |
0 |
0 |
T3 |
451524 |
451506 |
0 |
0 |
T4 |
288172 |
288156 |
0 |
0 |
T5 |
484562 |
484538 |
0 |
0 |
T6 |
299090 |
299088 |
0 |
0 |
T7 |
408838 |
408690 |
0 |
0 |
T8 |
507594 |
507580 |
0 |
0 |
T9 |
405030 |
405016 |
0 |
0 |
T10 |
221790 |
221658 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1469998 |
1469836 |
0 |
0 |
T2 |
230568 |
230552 |
0 |
0 |
T3 |
451524 |
451506 |
0 |
0 |
T4 |
288172 |
288156 |
0 |
0 |
T5 |
484562 |
484538 |
0 |
0 |
T6 |
299090 |
299088 |
0 |
0 |
T7 |
408838 |
408690 |
0 |
0 |
T8 |
507594 |
507580 |
0 |
0 |
T9 |
405030 |
405016 |
0 |
0 |
T10 |
221790 |
221658 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1469998 |
1469836 |
0 |
0 |
T2 |
230568 |
230552 |
0 |
0 |
T3 |
451524 |
451506 |
0 |
0 |
T4 |
288172 |
288156 |
0 |
0 |
T5 |
484562 |
484538 |
0 |
0 |
T6 |
299090 |
299088 |
0 |
0 |
T7 |
408838 |
408690 |
0 |
0 |
T8 |
507594 |
507580 |
0 |
0 |
T9 |
405030 |
405016 |
0 |
0 |
T10 |
221790 |
221658 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1469998 |
660386 |
0 |
0 |
T2 |
230568 |
907587 |
0 |
0 |
T3 |
451524 |
282531 |
0 |
0 |
T4 |
288172 |
726994 |
0 |
0 |
T5 |
484562 |
357508 |
0 |
0 |
T6 |
299090 |
615012 |
0 |
0 |
T7 |
408838 |
86 |
0 |
0 |
T8 |
507594 |
447454 |
0 |
0 |
T9 |
405030 |
105131 |
0 |
0 |
T10 |
221790 |
4131 |
0 |
0 |
T11 |
0 |
714788 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1981351527 |
0 |
0 |
T1 |
734999 |
80292 |
0 |
0 |
T2 |
115284 |
194850 |
0 |
0 |
T3 |
225762 |
184985 |
0 |
0 |
T4 |
144086 |
452650 |
0 |
0 |
T5 |
242281 |
145936 |
0 |
0 |
T6 |
149545 |
127269 |
0 |
0 |
T7 |
204419 |
9 |
0 |
0 |
T8 |
253797 |
230911 |
0 |
0 |
T9 |
202515 |
105131 |
0 |
0 |
T10 |
110895 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1981351527 |
0 |
0 |
T1 |
734999 |
80292 |
0 |
0 |
T2 |
115284 |
194850 |
0 |
0 |
T3 |
225762 |
184985 |
0 |
0 |
T4 |
144086 |
452650 |
0 |
0 |
T5 |
242281 |
145936 |
0 |
0 |
T6 |
149545 |
127269 |
0 |
0 |
T7 |
204419 |
9 |
0 |
0 |
T8 |
253797 |
230911 |
0 |
0 |
T9 |
202515 |
105131 |
0 |
0 |
T10 |
110895 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
799119093 |
0 |
0 |
T1 |
734999 |
580094 |
0 |
0 |
T2 |
115284 |
712737 |
0 |
0 |
T3 |
225762 |
97546 |
0 |
0 |
T4 |
144086 |
274344 |
0 |
0 |
T5 |
242281 |
211572 |
0 |
0 |
T6 |
149545 |
487743 |
0 |
0 |
T7 |
204419 |
77 |
0 |
0 |
T8 |
253797 |
216543 |
0 |
0 |
T9 |
202515 |
0 |
0 |
0 |
T10 |
110895 |
4121 |
0 |
0 |
T11 |
0 |
714788 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
734999 |
734918 |
0 |
0 |
T2 |
115284 |
115276 |
0 |
0 |
T3 |
225762 |
225753 |
0 |
0 |
T4 |
144086 |
144078 |
0 |
0 |
T5 |
242281 |
242269 |
0 |
0 |
T6 |
149545 |
149544 |
0 |
0 |
T7 |
204419 |
204345 |
0 |
0 |
T8 |
253797 |
253790 |
0 |
0 |
T9 |
202515 |
202508 |
0 |
0 |
T10 |
110895 |
110829 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
799119093 |
0 |
0 |
T1 |
734999 |
580094 |
0 |
0 |
T2 |
115284 |
712737 |
0 |
0 |
T3 |
225762 |
97546 |
0 |
0 |
T4 |
144086 |
274344 |
0 |
0 |
T5 |
242281 |
211572 |
0 |
0 |
T6 |
149545 |
487743 |
0 |
0 |
T7 |
204419 |
77 |
0 |
0 |
T8 |
253797 |
216543 |
0 |
0 |
T9 |
202515 |
0 |
0 |
0 |
T10 |
110895 |
4121 |
0 |
0 |
T11 |
0 |
714788 |
0 |
0 |