Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200650 |
1041652 |
0 |
0 |
T2 |
651858 |
240518 |
0 |
0 |
T3 |
1160512 |
501652 |
0 |
0 |
T4 |
87334 |
4604 |
0 |
0 |
T5 |
714082 |
439499 |
0 |
0 |
T6 |
512902 |
1114960 |
0 |
0 |
T7 |
2782 |
0 |
0 |
0 |
T8 |
1839128 |
1149364 |
0 |
0 |
T9 |
1074586 |
57443 |
0 |
0 |
T10 |
695290 |
408951 |
0 |
0 |
T11 |
0 |
89193 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200650 |
200632 |
0 |
0 |
T2 |
651858 |
651838 |
0 |
0 |
T3 |
1160512 |
1160492 |
0 |
0 |
T4 |
87334 |
87154 |
0 |
0 |
T5 |
714082 |
714068 |
0 |
0 |
T6 |
512902 |
512892 |
0 |
0 |
T7 |
2782 |
2658 |
0 |
0 |
T8 |
1839128 |
1838962 |
0 |
0 |
T9 |
1074586 |
1074416 |
0 |
0 |
T10 |
695290 |
695276 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200650 |
200632 |
0 |
0 |
T2 |
651858 |
651838 |
0 |
0 |
T3 |
1160512 |
1160492 |
0 |
0 |
T4 |
87334 |
87154 |
0 |
0 |
T5 |
714082 |
714068 |
0 |
0 |
T6 |
512902 |
512892 |
0 |
0 |
T7 |
2782 |
2658 |
0 |
0 |
T8 |
1839128 |
1838962 |
0 |
0 |
T9 |
1074586 |
1074416 |
0 |
0 |
T10 |
695290 |
695276 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200650 |
200632 |
0 |
0 |
T2 |
651858 |
651838 |
0 |
0 |
T3 |
1160512 |
1160492 |
0 |
0 |
T4 |
87334 |
87154 |
0 |
0 |
T5 |
714082 |
714068 |
0 |
0 |
T6 |
512902 |
512892 |
0 |
0 |
T7 |
2782 |
2658 |
0 |
0 |
T8 |
1839128 |
1838962 |
0 |
0 |
T9 |
1074586 |
1074416 |
0 |
0 |
T10 |
695290 |
695276 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
200650 |
1041652 |
0 |
0 |
T2 |
651858 |
240518 |
0 |
0 |
T3 |
1160512 |
501652 |
0 |
0 |
T4 |
87334 |
4604 |
0 |
0 |
T5 |
714082 |
439499 |
0 |
0 |
T6 |
512902 |
1114960 |
0 |
0 |
T7 |
2782 |
0 |
0 |
0 |
T8 |
1839128 |
1149364 |
0 |
0 |
T9 |
1074586 |
57443 |
0 |
0 |
T10 |
695290 |
408951 |
0 |
0 |
T11 |
0 |
89193 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1591327021 |
0 |
0 |
T1 |
100325 |
660913 |
0 |
0 |
T2 |
325929 |
128673 |
0 |
0 |
T3 |
580256 |
357763 |
0 |
0 |
T4 |
43667 |
4266 |
0 |
0 |
T5 |
357041 |
100365 |
0 |
0 |
T6 |
256451 |
894307 |
0 |
0 |
T7 |
1391 |
0 |
0 |
0 |
T8 |
919564 |
718314 |
0 |
0 |
T9 |
537293 |
53665 |
0 |
0 |
T10 |
347645 |
292212 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1591327021 |
0 |
0 |
T1 |
100325 |
660913 |
0 |
0 |
T2 |
325929 |
128673 |
0 |
0 |
T3 |
580256 |
357763 |
0 |
0 |
T4 |
43667 |
4266 |
0 |
0 |
T5 |
357041 |
100365 |
0 |
0 |
T6 |
256451 |
894307 |
0 |
0 |
T7 |
1391 |
0 |
0 |
0 |
T8 |
919564 |
718314 |
0 |
0 |
T9 |
537293 |
53665 |
0 |
0 |
T10 |
347645 |
292212 |
0 |
0 |
T12 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T13,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T13,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
562655582 |
0 |
0 |
T1 |
100325 |
380739 |
0 |
0 |
T2 |
325929 |
111845 |
0 |
0 |
T3 |
580256 |
143889 |
0 |
0 |
T4 |
43667 |
338 |
0 |
0 |
T5 |
357041 |
339134 |
0 |
0 |
T6 |
256451 |
220653 |
0 |
0 |
T7 |
1391 |
0 |
0 |
0 |
T8 |
919564 |
431050 |
0 |
0 |
T9 |
537293 |
3778 |
0 |
0 |
T10 |
347645 |
116739 |
0 |
0 |
T11 |
0 |
89193 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
100325 |
100316 |
0 |
0 |
T2 |
325929 |
325919 |
0 |
0 |
T3 |
580256 |
580246 |
0 |
0 |
T4 |
43667 |
43577 |
0 |
0 |
T5 |
357041 |
357034 |
0 |
0 |
T6 |
256451 |
256446 |
0 |
0 |
T7 |
1391 |
1329 |
0 |
0 |
T8 |
919564 |
919481 |
0 |
0 |
T9 |
537293 |
537208 |
0 |
0 |
T10 |
347645 |
347638 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
562655582 |
0 |
0 |
T1 |
100325 |
380739 |
0 |
0 |
T2 |
325929 |
111845 |
0 |
0 |
T3 |
580256 |
143889 |
0 |
0 |
T4 |
43667 |
338 |
0 |
0 |
T5 |
357041 |
339134 |
0 |
0 |
T6 |
256451 |
220653 |
0 |
0 |
T7 |
1391 |
0 |
0 |
0 |
T8 |
919564 |
431050 |
0 |
0 |
T9 |
537293 |
3778 |
0 |
0 |
T10 |
347645 |
116739 |
0 |
0 |
T11 |
0 |
89193 |
0 |
0 |