Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
352434 |
1351416 |
0 |
0 |
T2 |
326230 |
5796 |
0 |
0 |
T3 |
227056 |
661191 |
0 |
0 |
T4 |
6660 |
0 |
0 |
0 |
T5 |
232888 |
366373 |
0 |
0 |
T6 |
670876 |
479999 |
0 |
0 |
T7 |
729130 |
422375 |
0 |
0 |
T8 |
581276 |
487814 |
0 |
0 |
T9 |
1250222 |
375367 |
0 |
0 |
T10 |
53304 |
1678 |
0 |
0 |
T11 |
0 |
311735 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
352434 |
352414 |
0 |
0 |
T2 |
326230 |
326032 |
0 |
0 |
T3 |
227056 |
227044 |
0 |
0 |
T4 |
6660 |
4974 |
0 |
0 |
T5 |
232888 |
232886 |
0 |
0 |
T6 |
670876 |
670858 |
0 |
0 |
T7 |
729130 |
729128 |
0 |
0 |
T8 |
581276 |
581258 |
0 |
0 |
T9 |
1250222 |
1250104 |
0 |
0 |
T10 |
53304 |
53162 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
352434 |
352414 |
0 |
0 |
T2 |
326230 |
326032 |
0 |
0 |
T3 |
227056 |
227044 |
0 |
0 |
T4 |
6660 |
4974 |
0 |
0 |
T5 |
232888 |
232886 |
0 |
0 |
T6 |
670876 |
670858 |
0 |
0 |
T7 |
729130 |
729128 |
0 |
0 |
T8 |
581276 |
581258 |
0 |
0 |
T9 |
1250222 |
1250104 |
0 |
0 |
T10 |
53304 |
53162 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
352434 |
352414 |
0 |
0 |
T2 |
326230 |
326032 |
0 |
0 |
T3 |
227056 |
227044 |
0 |
0 |
T4 |
6660 |
4974 |
0 |
0 |
T5 |
232888 |
232886 |
0 |
0 |
T6 |
670876 |
670858 |
0 |
0 |
T7 |
729130 |
729128 |
0 |
0 |
T8 |
581276 |
581258 |
0 |
0 |
T9 |
1250222 |
1250104 |
0 |
0 |
T10 |
53304 |
53162 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
352434 |
1351416 |
0 |
0 |
T2 |
326230 |
5796 |
0 |
0 |
T3 |
227056 |
661191 |
0 |
0 |
T4 |
6660 |
0 |
0 |
0 |
T5 |
232888 |
366373 |
0 |
0 |
T6 |
670876 |
479999 |
0 |
0 |
T7 |
729130 |
422375 |
0 |
0 |
T8 |
581276 |
487814 |
0 |
0 |
T9 |
1250222 |
375367 |
0 |
0 |
T10 |
53304 |
1678 |
0 |
0 |
T11 |
0 |
311735 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1668320346 |
0 |
0 |
T1 |
176217 |
676924 |
0 |
0 |
T2 |
163115 |
10 |
0 |
0 |
T3 |
113528 |
603052 |
0 |
0 |
T4 |
3330 |
0 |
0 |
0 |
T5 |
116444 |
113458 |
0 |
0 |
T6 |
335438 |
453117 |
0 |
0 |
T7 |
364565 |
315889 |
0 |
0 |
T8 |
290638 |
273775 |
0 |
0 |
T9 |
625111 |
290564 |
0 |
0 |
T10 |
26652 |
10 |
0 |
0 |
T11 |
0 |
206970 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1668320346 |
0 |
0 |
T1 |
176217 |
676924 |
0 |
0 |
T2 |
163115 |
10 |
0 |
0 |
T3 |
113528 |
603052 |
0 |
0 |
T4 |
3330 |
0 |
0 |
0 |
T5 |
116444 |
113458 |
0 |
0 |
T6 |
335438 |
453117 |
0 |
0 |
T7 |
364565 |
315889 |
0 |
0 |
T8 |
290638 |
273775 |
0 |
0 |
T9 |
625111 |
290564 |
0 |
0 |
T10 |
26652 |
10 |
0 |
0 |
T11 |
0 |
206970 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T12,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
638831745 |
0 |
0 |
T1 |
176217 |
674492 |
0 |
0 |
T2 |
163115 |
5786 |
0 |
0 |
T3 |
113528 |
58139 |
0 |
0 |
T4 |
3330 |
0 |
0 |
0 |
T5 |
116444 |
252915 |
0 |
0 |
T6 |
335438 |
26882 |
0 |
0 |
T7 |
364565 |
106486 |
0 |
0 |
T8 |
290638 |
214039 |
0 |
0 |
T9 |
625111 |
84803 |
0 |
0 |
T10 |
26652 |
1668 |
0 |
0 |
T11 |
0 |
104765 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
176217 |
176207 |
0 |
0 |
T2 |
163115 |
163016 |
0 |
0 |
T3 |
113528 |
113522 |
0 |
0 |
T4 |
3330 |
2487 |
0 |
0 |
T5 |
116444 |
116443 |
0 |
0 |
T6 |
335438 |
335429 |
0 |
0 |
T7 |
364565 |
364564 |
0 |
0 |
T8 |
290638 |
290629 |
0 |
0 |
T9 |
625111 |
625052 |
0 |
0 |
T10 |
26652 |
26581 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
638831745 |
0 |
0 |
T1 |
176217 |
674492 |
0 |
0 |
T2 |
163115 |
5786 |
0 |
0 |
T3 |
113528 |
58139 |
0 |
0 |
T4 |
3330 |
0 |
0 |
0 |
T5 |
116444 |
252915 |
0 |
0 |
T6 |
335438 |
26882 |
0 |
0 |
T7 |
364565 |
106486 |
0 |
0 |
T8 |
290638 |
214039 |
0 |
0 |
T9 |
625111 |
84803 |
0 |
0 |
T10 |
26652 |
1668 |
0 |
0 |
T11 |
0 |
104765 |
0 |
0 |