Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
390130 |
870856 |
0 |
0 |
T2 |
1127962 |
661965 |
0 |
0 |
T3 |
842956 |
630410 |
0 |
0 |
T4 |
1027470 |
509566 |
0 |
0 |
T5 |
471810 |
354136 |
0 |
0 |
T6 |
572582 |
358340 |
0 |
0 |
T7 |
79756 |
5983 |
0 |
0 |
T8 |
254088 |
10706 |
0 |
0 |
T9 |
367942 |
280400 |
0 |
0 |
T10 |
1257534 |
529063 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
390130 |
390130 |
0 |
0 |
T2 |
1127962 |
1127944 |
0 |
0 |
T3 |
842956 |
842940 |
0 |
0 |
T4 |
1027470 |
1027450 |
0 |
0 |
T5 |
471810 |
471792 |
0 |
0 |
T6 |
572582 |
572572 |
0 |
0 |
T7 |
79756 |
79608 |
0 |
0 |
T8 |
254088 |
253952 |
0 |
0 |
T9 |
367942 |
367922 |
0 |
0 |
T10 |
1257534 |
1257342 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
390130 |
390130 |
0 |
0 |
T2 |
1127962 |
1127944 |
0 |
0 |
T3 |
842956 |
842940 |
0 |
0 |
T4 |
1027470 |
1027450 |
0 |
0 |
T5 |
471810 |
471792 |
0 |
0 |
T6 |
572582 |
572572 |
0 |
0 |
T7 |
79756 |
79608 |
0 |
0 |
T8 |
254088 |
253952 |
0 |
0 |
T9 |
367942 |
367922 |
0 |
0 |
T10 |
1257534 |
1257342 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
390130 |
390130 |
0 |
0 |
T2 |
1127962 |
1127944 |
0 |
0 |
T3 |
842956 |
842940 |
0 |
0 |
T4 |
1027470 |
1027450 |
0 |
0 |
T5 |
471810 |
471792 |
0 |
0 |
T6 |
572582 |
572572 |
0 |
0 |
T7 |
79756 |
79608 |
0 |
0 |
T8 |
254088 |
253952 |
0 |
0 |
T9 |
367942 |
367922 |
0 |
0 |
T10 |
1257534 |
1257342 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
390130 |
870856 |
0 |
0 |
T2 |
1127962 |
661965 |
0 |
0 |
T3 |
842956 |
630410 |
0 |
0 |
T4 |
1027470 |
509566 |
0 |
0 |
T5 |
471810 |
354136 |
0 |
0 |
T6 |
572582 |
358340 |
0 |
0 |
T7 |
79756 |
5983 |
0 |
0 |
T8 |
254088 |
10706 |
0 |
0 |
T9 |
367942 |
280400 |
0 |
0 |
T10 |
1257534 |
529063 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1637643946 |
0 |
0 |
T1 |
195065 |
447042 |
0 |
0 |
T2 |
563981 |
302479 |
0 |
0 |
T3 |
421478 |
393242 |
0 |
0 |
T4 |
513735 |
240441 |
0 |
0 |
T5 |
235905 |
267644 |
0 |
0 |
T6 |
286291 |
212807 |
0 |
0 |
T7 |
39878 |
5615 |
0 |
0 |
T8 |
127044 |
0 |
0 |
0 |
T9 |
183971 |
268962 |
0 |
0 |
T10 |
628767 |
491954 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1637643946 |
0 |
0 |
T1 |
195065 |
447042 |
0 |
0 |
T2 |
563981 |
302479 |
0 |
0 |
T3 |
421478 |
393242 |
0 |
0 |
T4 |
513735 |
240441 |
0 |
0 |
T5 |
235905 |
267644 |
0 |
0 |
T6 |
286291 |
212807 |
0 |
0 |
T7 |
39878 |
5615 |
0 |
0 |
T8 |
127044 |
0 |
0 |
0 |
T9 |
183971 |
268962 |
0 |
0 |
T10 |
628767 |
491954 |
0 |
0 |
T11 |
0 |
4 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T6,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T6,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
594634433 |
0 |
0 |
T1 |
195065 |
423814 |
0 |
0 |
T2 |
563981 |
359486 |
0 |
0 |
T3 |
421478 |
237168 |
0 |
0 |
T4 |
513735 |
269125 |
0 |
0 |
T5 |
235905 |
86492 |
0 |
0 |
T6 |
286291 |
145533 |
0 |
0 |
T7 |
39878 |
368 |
0 |
0 |
T8 |
127044 |
10706 |
0 |
0 |
T9 |
183971 |
11438 |
0 |
0 |
T10 |
628767 |
37109 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
195065 |
195065 |
0 |
0 |
T2 |
563981 |
563972 |
0 |
0 |
T3 |
421478 |
421470 |
0 |
0 |
T4 |
513735 |
513725 |
0 |
0 |
T5 |
235905 |
235896 |
0 |
0 |
T6 |
286291 |
286286 |
0 |
0 |
T7 |
39878 |
39804 |
0 |
0 |
T8 |
127044 |
126976 |
0 |
0 |
T9 |
183971 |
183961 |
0 |
0 |
T10 |
628767 |
628671 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
594634433 |
0 |
0 |
T1 |
195065 |
423814 |
0 |
0 |
T2 |
563981 |
359486 |
0 |
0 |
T3 |
421478 |
237168 |
0 |
0 |
T4 |
513735 |
269125 |
0 |
0 |
T5 |
235905 |
86492 |
0 |
0 |
T6 |
286291 |
145533 |
0 |
0 |
T7 |
39878 |
368 |
0 |
0 |
T8 |
127044 |
10706 |
0 |
0 |
T9 |
183971 |
11438 |
0 |
0 |
T10 |
628767 |
37109 |
0 |
0 |