Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
287478 |
39 |
0 |
0 |
T2 |
387054 |
40 |
0 |
0 |
T3 |
612122 |
306906 |
0 |
0 |
T4 |
1156352 |
219747 |
0 |
0 |
T5 |
1047072 |
303465 |
0 |
0 |
T6 |
51508 |
1543 |
0 |
0 |
T7 |
2308 |
0 |
0 |
0 |
T8 |
324646 |
167327 |
0 |
0 |
T9 |
347738 |
360405 |
0 |
0 |
T10 |
1735754 |
772900 |
0 |
0 |
T11 |
0 |
85705 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
287478 |
287360 |
0 |
0 |
T2 |
387054 |
386910 |
0 |
0 |
T3 |
612122 |
612112 |
0 |
0 |
T4 |
1156352 |
1156246 |
0 |
0 |
T5 |
1047072 |
1046878 |
0 |
0 |
T6 |
51508 |
51370 |
0 |
0 |
T7 |
2308 |
2196 |
0 |
0 |
T8 |
324646 |
324632 |
0 |
0 |
T9 |
347738 |
347718 |
0 |
0 |
T10 |
1735754 |
1735566 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
287478 |
287360 |
0 |
0 |
T2 |
387054 |
386910 |
0 |
0 |
T3 |
612122 |
612112 |
0 |
0 |
T4 |
1156352 |
1156246 |
0 |
0 |
T5 |
1047072 |
1046878 |
0 |
0 |
T6 |
51508 |
51370 |
0 |
0 |
T7 |
2308 |
2196 |
0 |
0 |
T8 |
324646 |
324632 |
0 |
0 |
T9 |
347738 |
347718 |
0 |
0 |
T10 |
1735754 |
1735566 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
287478 |
287360 |
0 |
0 |
T2 |
387054 |
386910 |
0 |
0 |
T3 |
612122 |
612112 |
0 |
0 |
T4 |
1156352 |
1156246 |
0 |
0 |
T5 |
1047072 |
1046878 |
0 |
0 |
T6 |
51508 |
51370 |
0 |
0 |
T7 |
2308 |
2196 |
0 |
0 |
T8 |
324646 |
324632 |
0 |
0 |
T9 |
347738 |
347718 |
0 |
0 |
T10 |
1735754 |
1735566 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
287478 |
39 |
0 |
0 |
T2 |
387054 |
40 |
0 |
0 |
T3 |
612122 |
306906 |
0 |
0 |
T4 |
1156352 |
219747 |
0 |
0 |
T5 |
1047072 |
303465 |
0 |
0 |
T6 |
51508 |
1543 |
0 |
0 |
T7 |
2308 |
0 |
0 |
0 |
T8 |
324646 |
167327 |
0 |
0 |
T9 |
347738 |
360405 |
0 |
0 |
T10 |
1735754 |
772900 |
0 |
0 |
T11 |
0 |
85705 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1722416641 |
0 |
0 |
T1 |
143739 |
4 |
0 |
0 |
T2 |
193527 |
5 |
0 |
0 |
T3 |
306061 |
178072 |
0 |
0 |
T4 |
578176 |
145181 |
0 |
0 |
T5 |
523536 |
292086 |
0 |
0 |
T6 |
25754 |
10 |
0 |
0 |
T7 |
1154 |
0 |
0 |
0 |
T8 |
162323 |
148621 |
0 |
0 |
T9 |
173869 |
152077 |
0 |
0 |
T10 |
867877 |
384804 |
0 |
0 |
T11 |
0 |
66989 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1722416641 |
0 |
0 |
T1 |
143739 |
4 |
0 |
0 |
T2 |
193527 |
5 |
0 |
0 |
T3 |
306061 |
178072 |
0 |
0 |
T4 |
578176 |
145181 |
0 |
0 |
T5 |
523536 |
292086 |
0 |
0 |
T6 |
25754 |
10 |
0 |
0 |
T7 |
1154 |
0 |
0 |
0 |
T8 |
162323 |
148621 |
0 |
0 |
T9 |
173869 |
152077 |
0 |
0 |
T10 |
867877 |
384804 |
0 |
0 |
T11 |
0 |
66989 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
661069325 |
0 |
0 |
T1 |
143739 |
35 |
0 |
0 |
T2 |
193527 |
35 |
0 |
0 |
T3 |
306061 |
128834 |
0 |
0 |
T4 |
578176 |
74566 |
0 |
0 |
T5 |
523536 |
11379 |
0 |
0 |
T6 |
25754 |
1533 |
0 |
0 |
T7 |
1154 |
0 |
0 |
0 |
T8 |
162323 |
18706 |
0 |
0 |
T9 |
173869 |
208328 |
0 |
0 |
T10 |
867877 |
388096 |
0 |
0 |
T11 |
0 |
18716 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
143739 |
143680 |
0 |
0 |
T2 |
193527 |
193455 |
0 |
0 |
T3 |
306061 |
306056 |
0 |
0 |
T4 |
578176 |
578123 |
0 |
0 |
T5 |
523536 |
523439 |
0 |
0 |
T6 |
25754 |
25685 |
0 |
0 |
T7 |
1154 |
1098 |
0 |
0 |
T8 |
162323 |
162316 |
0 |
0 |
T9 |
173869 |
173859 |
0 |
0 |
T10 |
867877 |
867783 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
661069325 |
0 |
0 |
T1 |
143739 |
35 |
0 |
0 |
T2 |
193527 |
35 |
0 |
0 |
T3 |
306061 |
128834 |
0 |
0 |
T4 |
578176 |
74566 |
0 |
0 |
T5 |
523536 |
11379 |
0 |
0 |
T6 |
25754 |
1533 |
0 |
0 |
T7 |
1154 |
0 |
0 |
0 |
T8 |
162323 |
18706 |
0 |
0 |
T9 |
173869 |
208328 |
0 |
0 |
T10 |
867877 |
388096 |
0 |
0 |
T11 |
0 |
18716 |
0 |
0 |