Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2105526794 |
0 |
0 |
T1 |
1143168 |
365218 |
0 |
0 |
T2 |
102954 |
2732 |
0 |
0 |
T3 |
652086 |
304777 |
0 |
0 |
T4 |
363640 |
379455 |
0 |
0 |
T5 |
82742 |
2572 |
0 |
0 |
T6 |
774618 |
430802 |
0 |
0 |
T7 |
574426 |
361425 |
0 |
0 |
T8 |
2508 |
0 |
0 |
0 |
T9 |
313560 |
975093 |
0 |
0 |
T10 |
263780 |
1116147 |
0 |
0 |
T11 |
0 |
300699 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1143168 |
1143002 |
0 |
0 |
T2 |
102954 |
102816 |
0 |
0 |
T3 |
652086 |
652068 |
0 |
0 |
T4 |
363640 |
363616 |
0 |
0 |
T5 |
82742 |
82602 |
0 |
0 |
T6 |
774618 |
774600 |
0 |
0 |
T7 |
574426 |
574408 |
0 |
0 |
T8 |
2508 |
2406 |
0 |
0 |
T9 |
313560 |
313556 |
0 |
0 |
T10 |
263780 |
263764 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1143168 |
1143002 |
0 |
0 |
T2 |
102954 |
102816 |
0 |
0 |
T3 |
652086 |
652068 |
0 |
0 |
T4 |
363640 |
363616 |
0 |
0 |
T5 |
82742 |
82602 |
0 |
0 |
T6 |
774618 |
774600 |
0 |
0 |
T7 |
574426 |
574408 |
0 |
0 |
T8 |
2508 |
2406 |
0 |
0 |
T9 |
313560 |
313556 |
0 |
0 |
T10 |
263780 |
263764 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1143168 |
1143002 |
0 |
0 |
T2 |
102954 |
102816 |
0 |
0 |
T3 |
652086 |
652068 |
0 |
0 |
T4 |
363640 |
363616 |
0 |
0 |
T5 |
82742 |
82602 |
0 |
0 |
T6 |
774618 |
774600 |
0 |
0 |
T7 |
574426 |
574408 |
0 |
0 |
T8 |
2508 |
2406 |
0 |
0 |
T9 |
313560 |
313556 |
0 |
0 |
T10 |
263780 |
263764 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2105526794 |
0 |
0 |
T1 |
1143168 |
365218 |
0 |
0 |
T2 |
102954 |
2732 |
0 |
0 |
T3 |
652086 |
304777 |
0 |
0 |
T4 |
363640 |
379455 |
0 |
0 |
T5 |
82742 |
2572 |
0 |
0 |
T6 |
774618 |
430802 |
0 |
0 |
T7 |
574426 |
361425 |
0 |
0 |
T8 |
2508 |
0 |
0 |
0 |
T9 |
313560 |
975093 |
0 |
0 |
T10 |
263780 |
1116147 |
0 |
0 |
T11 |
0 |
300699 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1452387884 |
0 |
0 |
T1 |
571584 |
352485 |
0 |
0 |
T2 |
51477 |
10 |
0 |
0 |
T3 |
326043 |
241068 |
0 |
0 |
T4 |
181820 |
142645 |
0 |
0 |
T5 |
41371 |
10 |
0 |
0 |
T6 |
387309 |
222760 |
0 |
0 |
T7 |
287213 |
125528 |
0 |
0 |
T8 |
1254 |
0 |
0 |
0 |
T9 |
156780 |
136474 |
0 |
0 |
T10 |
131890 |
501124 |
0 |
0 |
T11 |
0 |
169073 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1452387884 |
0 |
0 |
T1 |
571584 |
352485 |
0 |
0 |
T2 |
51477 |
10 |
0 |
0 |
T3 |
326043 |
241068 |
0 |
0 |
T4 |
181820 |
142645 |
0 |
0 |
T5 |
41371 |
10 |
0 |
0 |
T6 |
387309 |
222760 |
0 |
0 |
T7 |
287213 |
125528 |
0 |
0 |
T8 |
1254 |
0 |
0 |
0 |
T9 |
156780 |
136474 |
0 |
0 |
T10 |
131890 |
501124 |
0 |
0 |
T11 |
0 |
169073 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T9,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T6,T9,T13 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
653138910 |
0 |
0 |
T1 |
571584 |
12733 |
0 |
0 |
T2 |
51477 |
2722 |
0 |
0 |
T3 |
326043 |
63709 |
0 |
0 |
T4 |
181820 |
236810 |
0 |
0 |
T5 |
41371 |
2562 |
0 |
0 |
T6 |
387309 |
208042 |
0 |
0 |
T7 |
287213 |
235897 |
0 |
0 |
T8 |
1254 |
0 |
0 |
0 |
T9 |
156780 |
838619 |
0 |
0 |
T10 |
131890 |
615023 |
0 |
0 |
T11 |
0 |
131626 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
571584 |
571501 |
0 |
0 |
T2 |
51477 |
51408 |
0 |
0 |
T3 |
326043 |
326034 |
0 |
0 |
T4 |
181820 |
181808 |
0 |
0 |
T5 |
41371 |
41301 |
0 |
0 |
T6 |
387309 |
387300 |
0 |
0 |
T7 |
287213 |
287204 |
0 |
0 |
T8 |
1254 |
1203 |
0 |
0 |
T9 |
156780 |
156778 |
0 |
0 |
T10 |
131890 |
131882 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
653138910 |
0 |
0 |
T1 |
571584 |
12733 |
0 |
0 |
T2 |
51477 |
2722 |
0 |
0 |
T3 |
326043 |
63709 |
0 |
0 |
T4 |
181820 |
236810 |
0 |
0 |
T5 |
41371 |
2562 |
0 |
0 |
T6 |
387309 |
208042 |
0 |
0 |
T7 |
287213 |
235897 |
0 |
0 |
T8 |
1254 |
0 |
0 |
0 |
T9 |
156780 |
838619 |
0 |
0 |
T10 |
131890 |
615023 |
0 |
0 |
T11 |
0 |
131626 |
0 |
0 |