Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1290098 |
26807 |
0 |
0 |
T2 |
265580 |
274 |
0 |
0 |
T3 |
264532 |
352922 |
0 |
0 |
T4 |
1203518 |
473827 |
0 |
0 |
T5 |
436120 |
696398 |
0 |
0 |
T6 |
6988 |
0 |
0 |
0 |
T7 |
303458 |
183033 |
0 |
0 |
T8 |
470036 |
737955 |
0 |
0 |
T9 |
291812 |
1493441 |
0 |
0 |
T10 |
357176 |
836659 |
0 |
0 |
T11 |
0 |
620 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1290098 |
1289914 |
0 |
0 |
T2 |
265580 |
265560 |
0 |
0 |
T3 |
264532 |
264532 |
0 |
0 |
T4 |
1203518 |
1203328 |
0 |
0 |
T5 |
436120 |
436106 |
0 |
0 |
T6 |
6988 |
5398 |
0 |
0 |
T7 |
303458 |
303446 |
0 |
0 |
T8 |
470036 |
470020 |
0 |
0 |
T9 |
291812 |
291806 |
0 |
0 |
T10 |
357176 |
357162 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1290098 |
1289914 |
0 |
0 |
T2 |
265580 |
265560 |
0 |
0 |
T3 |
264532 |
264532 |
0 |
0 |
T4 |
1203518 |
1203328 |
0 |
0 |
T5 |
436120 |
436106 |
0 |
0 |
T6 |
6988 |
5398 |
0 |
0 |
T7 |
303458 |
303446 |
0 |
0 |
T8 |
470036 |
470020 |
0 |
0 |
T9 |
291812 |
291806 |
0 |
0 |
T10 |
357176 |
357162 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1290098 |
1289914 |
0 |
0 |
T2 |
265580 |
265560 |
0 |
0 |
T3 |
264532 |
264532 |
0 |
0 |
T4 |
1203518 |
1203328 |
0 |
0 |
T5 |
436120 |
436106 |
0 |
0 |
T6 |
6988 |
5398 |
0 |
0 |
T7 |
303458 |
303446 |
0 |
0 |
T8 |
470036 |
470020 |
0 |
0 |
T9 |
291812 |
291806 |
0 |
0 |
T10 |
357176 |
357162 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1290098 |
26807 |
0 |
0 |
T2 |
265580 |
274 |
0 |
0 |
T3 |
264532 |
352922 |
0 |
0 |
T4 |
1203518 |
473827 |
0 |
0 |
T5 |
436120 |
696398 |
0 |
0 |
T6 |
6988 |
0 |
0 |
0 |
T7 |
303458 |
183033 |
0 |
0 |
T8 |
470036 |
737955 |
0 |
0 |
T9 |
291812 |
1493441 |
0 |
0 |
T10 |
357176 |
836659 |
0 |
0 |
T11 |
0 |
620 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1570168716 |
0 |
0 |
T1 |
645049 |
10 |
0 |
0 |
T2 |
132790 |
7 |
0 |
0 |
T3 |
132266 |
123385 |
0 |
0 |
T4 |
601759 |
228211 |
0 |
0 |
T5 |
218060 |
460201 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
151729 |
126019 |
0 |
0 |
T8 |
235018 |
125592 |
0 |
0 |
T9 |
145906 |
877562 |
0 |
0 |
T10 |
178588 |
143292 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1570168716 |
0 |
0 |
T1 |
645049 |
10 |
0 |
0 |
T2 |
132790 |
7 |
0 |
0 |
T3 |
132266 |
123385 |
0 |
0 |
T4 |
601759 |
228211 |
0 |
0 |
T5 |
218060 |
460201 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
151729 |
126019 |
0 |
0 |
T8 |
235018 |
125592 |
0 |
0 |
T9 |
145906 |
877562 |
0 |
0 |
T10 |
178588 |
143292 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
609277732 |
0 |
0 |
T1 |
645049 |
26797 |
0 |
0 |
T2 |
132790 |
267 |
0 |
0 |
T3 |
132266 |
229537 |
0 |
0 |
T4 |
601759 |
245616 |
0 |
0 |
T5 |
218060 |
236197 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
151729 |
57014 |
0 |
0 |
T8 |
235018 |
612363 |
0 |
0 |
T9 |
145906 |
615879 |
0 |
0 |
T10 |
178588 |
693367 |
0 |
0 |
T11 |
0 |
610 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
645049 |
644957 |
0 |
0 |
T2 |
132790 |
132780 |
0 |
0 |
T3 |
132266 |
132266 |
0 |
0 |
T4 |
601759 |
601664 |
0 |
0 |
T5 |
218060 |
218053 |
0 |
0 |
T6 |
3494 |
2699 |
0 |
0 |
T7 |
151729 |
151723 |
0 |
0 |
T8 |
235018 |
235010 |
0 |
0 |
T9 |
145906 |
145903 |
0 |
0 |
T10 |
178588 |
178581 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
609277732 |
0 |
0 |
T1 |
645049 |
26797 |
0 |
0 |
T2 |
132790 |
267 |
0 |
0 |
T3 |
132266 |
229537 |
0 |
0 |
T4 |
601759 |
245616 |
0 |
0 |
T5 |
218060 |
236197 |
0 |
0 |
T6 |
3494 |
0 |
0 |
0 |
T7 |
151729 |
57014 |
0 |
0 |
T8 |
235018 |
612363 |
0 |
0 |
T9 |
145906 |
615879 |
0 |
0 |
T10 |
178588 |
693367 |
0 |
0 |
T11 |
0 |
610 |
0 |
0 |