Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
452796 |
410938 |
0 |
0 |
T2 |
1317720 |
800427 |
0 |
0 |
T3 |
1489316 |
262651 |
0 |
0 |
T4 |
258706 |
698622 |
0 |
0 |
T5 |
794558 |
256706 |
0 |
0 |
T6 |
334192 |
686778 |
0 |
0 |
T7 |
651190 |
362036 |
0 |
0 |
T8 |
451768 |
885882 |
0 |
0 |
T9 |
235070 |
658949 |
0 |
0 |
T10 |
1103376 |
538693 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
452796 |
452778 |
0 |
0 |
T2 |
1317720 |
1317708 |
0 |
0 |
T3 |
1489316 |
1489170 |
0 |
0 |
T4 |
258706 |
258692 |
0 |
0 |
T5 |
794558 |
794544 |
0 |
0 |
T6 |
334192 |
334180 |
0 |
0 |
T7 |
651190 |
651176 |
0 |
0 |
T8 |
451768 |
451758 |
0 |
0 |
T9 |
235070 |
235050 |
0 |
0 |
T10 |
1103376 |
1103366 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
452796 |
452778 |
0 |
0 |
T2 |
1317720 |
1317708 |
0 |
0 |
T3 |
1489316 |
1489170 |
0 |
0 |
T4 |
258706 |
258692 |
0 |
0 |
T5 |
794558 |
794544 |
0 |
0 |
T6 |
334192 |
334180 |
0 |
0 |
T7 |
651190 |
651176 |
0 |
0 |
T8 |
451768 |
451758 |
0 |
0 |
T9 |
235070 |
235050 |
0 |
0 |
T10 |
1103376 |
1103366 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
452796 |
452778 |
0 |
0 |
T2 |
1317720 |
1317708 |
0 |
0 |
T3 |
1489316 |
1489170 |
0 |
0 |
T4 |
258706 |
258692 |
0 |
0 |
T5 |
794558 |
794544 |
0 |
0 |
T6 |
334192 |
334180 |
0 |
0 |
T7 |
651190 |
651176 |
0 |
0 |
T8 |
451768 |
451758 |
0 |
0 |
T9 |
235070 |
235050 |
0 |
0 |
T10 |
1103376 |
1103366 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
452796 |
410938 |
0 |
0 |
T2 |
1317720 |
800427 |
0 |
0 |
T3 |
1489316 |
262651 |
0 |
0 |
T4 |
258706 |
698622 |
0 |
0 |
T5 |
794558 |
256706 |
0 |
0 |
T6 |
334192 |
686778 |
0 |
0 |
T7 |
651190 |
362036 |
0 |
0 |
T8 |
451768 |
885882 |
0 |
0 |
T9 |
235070 |
658949 |
0 |
0 |
T10 |
1103376 |
538693 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1732715339 |
0 |
0 |
T1 |
226398 |
123918 |
0 |
0 |
T2 |
658860 |
640454 |
0 |
0 |
T3 |
744658 |
147575 |
0 |
0 |
T4 |
129353 |
649777 |
0 |
0 |
T5 |
397279 |
217556 |
0 |
0 |
T6 |
167096 |
133435 |
0 |
0 |
T7 |
325595 |
257986 |
0 |
0 |
T8 |
225884 |
834763 |
0 |
0 |
T9 |
117535 |
37464 |
0 |
0 |
T10 |
551688 |
373076 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1732715339 |
0 |
0 |
T1 |
226398 |
123918 |
0 |
0 |
T2 |
658860 |
640454 |
0 |
0 |
T3 |
744658 |
147575 |
0 |
0 |
T4 |
129353 |
649777 |
0 |
0 |
T5 |
397279 |
217556 |
0 |
0 |
T6 |
167096 |
133435 |
0 |
0 |
T7 |
325595 |
257986 |
0 |
0 |
T8 |
225884 |
834763 |
0 |
0 |
T9 |
117535 |
37464 |
0 |
0 |
T10 |
551688 |
373076 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T6,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T4,T6,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
615081209 |
0 |
0 |
T1 |
226398 |
287020 |
0 |
0 |
T2 |
658860 |
159973 |
0 |
0 |
T3 |
744658 |
115076 |
0 |
0 |
T4 |
129353 |
48845 |
0 |
0 |
T5 |
397279 |
39150 |
0 |
0 |
T6 |
167096 |
553343 |
0 |
0 |
T7 |
325595 |
104050 |
0 |
0 |
T8 |
225884 |
51119 |
0 |
0 |
T9 |
117535 |
621485 |
0 |
0 |
T10 |
551688 |
165617 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
226398 |
226389 |
0 |
0 |
T2 |
658860 |
658854 |
0 |
0 |
T3 |
744658 |
744585 |
0 |
0 |
T4 |
129353 |
129346 |
0 |
0 |
T5 |
397279 |
397272 |
0 |
0 |
T6 |
167096 |
167090 |
0 |
0 |
T7 |
325595 |
325588 |
0 |
0 |
T8 |
225884 |
225879 |
0 |
0 |
T9 |
117535 |
117525 |
0 |
0 |
T10 |
551688 |
551683 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
615081209 |
0 |
0 |
T1 |
226398 |
287020 |
0 |
0 |
T2 |
658860 |
159973 |
0 |
0 |
T3 |
744658 |
115076 |
0 |
0 |
T4 |
129353 |
48845 |
0 |
0 |
T5 |
397279 |
39150 |
0 |
0 |
T6 |
167096 |
553343 |
0 |
0 |
T7 |
325595 |
104050 |
0 |
0 |
T8 |
225884 |
51119 |
0 |
0 |
T9 |
117535 |
621485 |
0 |
0 |
T10 |
551688 |
165617 |
0 |
0 |