Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2125029612 |
0 |
0 |
T1 |
491222 |
467705 |
0 |
0 |
T2 |
264248 |
929715 |
0 |
0 |
T3 |
56650 |
388 |
0 |
0 |
T4 |
718370 |
324649 |
0 |
0 |
T5 |
403578 |
262758 |
0 |
0 |
T6 |
590834 |
1479785 |
0 |
0 |
T7 |
971700 |
724257 |
0 |
0 |
T8 |
2610 |
0 |
0 |
0 |
T9 |
22316 |
832 |
0 |
0 |
T10 |
92772 |
958 |
0 |
0 |
T11 |
0 |
446912 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
491222 |
491206 |
0 |
0 |
T2 |
264248 |
264230 |
0 |
0 |
T3 |
56650 |
56464 |
0 |
0 |
T4 |
718370 |
718350 |
0 |
0 |
T5 |
403578 |
403558 |
0 |
0 |
T6 |
590834 |
590816 |
0 |
0 |
T7 |
971700 |
971688 |
0 |
0 |
T8 |
2610 |
2458 |
0 |
0 |
T9 |
22316 |
22162 |
0 |
0 |
T10 |
92772 |
92572 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
491222 |
491206 |
0 |
0 |
T2 |
264248 |
264230 |
0 |
0 |
T3 |
56650 |
56464 |
0 |
0 |
T4 |
718370 |
718350 |
0 |
0 |
T5 |
403578 |
403558 |
0 |
0 |
T6 |
590834 |
590816 |
0 |
0 |
T7 |
971700 |
971688 |
0 |
0 |
T8 |
2610 |
2458 |
0 |
0 |
T9 |
22316 |
22162 |
0 |
0 |
T10 |
92772 |
92572 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
491222 |
491206 |
0 |
0 |
T2 |
264248 |
264230 |
0 |
0 |
T3 |
56650 |
56464 |
0 |
0 |
T4 |
718370 |
718350 |
0 |
0 |
T5 |
403578 |
403558 |
0 |
0 |
T6 |
590834 |
590816 |
0 |
0 |
T7 |
971700 |
971688 |
0 |
0 |
T8 |
2610 |
2458 |
0 |
0 |
T9 |
22316 |
22162 |
0 |
0 |
T10 |
92772 |
92572 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2125029612 |
0 |
0 |
T1 |
491222 |
467705 |
0 |
0 |
T2 |
264248 |
929715 |
0 |
0 |
T3 |
56650 |
388 |
0 |
0 |
T4 |
718370 |
324649 |
0 |
0 |
T5 |
403578 |
262758 |
0 |
0 |
T6 |
590834 |
1479785 |
0 |
0 |
T7 |
971700 |
724257 |
0 |
0 |
T8 |
2610 |
0 |
0 |
0 |
T9 |
22316 |
832 |
0 |
0 |
T10 |
92772 |
958 |
0 |
0 |
T11 |
0 |
446912 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1491228984 |
0 |
0 |
T1 |
245611 |
141367 |
0 |
0 |
T2 |
132124 |
903134 |
0 |
0 |
T3 |
28325 |
10 |
0 |
0 |
T4 |
359185 |
186646 |
0 |
0 |
T5 |
201789 |
133969 |
0 |
0 |
T6 |
295417 |
957483 |
0 |
0 |
T7 |
485850 |
483716 |
0 |
0 |
T8 |
1305 |
0 |
0 |
0 |
T9 |
11158 |
10 |
0 |
0 |
T10 |
46386 |
10 |
0 |
0 |
T11 |
0 |
295077 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1491228984 |
0 |
0 |
T1 |
245611 |
141367 |
0 |
0 |
T2 |
132124 |
903134 |
0 |
0 |
T3 |
28325 |
10 |
0 |
0 |
T4 |
359185 |
186646 |
0 |
0 |
T5 |
201789 |
133969 |
0 |
0 |
T6 |
295417 |
957483 |
0 |
0 |
T7 |
485850 |
483716 |
0 |
0 |
T8 |
1305 |
0 |
0 |
0 |
T9 |
11158 |
10 |
0 |
0 |
T10 |
46386 |
10 |
0 |
0 |
T11 |
0 |
295077 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T12,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
633800628 |
0 |
0 |
T1 |
245611 |
326338 |
0 |
0 |
T2 |
132124 |
26581 |
0 |
0 |
T3 |
28325 |
378 |
0 |
0 |
T4 |
359185 |
138003 |
0 |
0 |
T5 |
201789 |
128789 |
0 |
0 |
T6 |
295417 |
522302 |
0 |
0 |
T7 |
485850 |
240541 |
0 |
0 |
T8 |
1305 |
0 |
0 |
0 |
T9 |
11158 |
822 |
0 |
0 |
T10 |
46386 |
948 |
0 |
0 |
T11 |
0 |
151835 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
245611 |
245603 |
0 |
0 |
T2 |
132124 |
132115 |
0 |
0 |
T3 |
28325 |
28232 |
0 |
0 |
T4 |
359185 |
359175 |
0 |
0 |
T5 |
201789 |
201779 |
0 |
0 |
T6 |
295417 |
295408 |
0 |
0 |
T7 |
485850 |
485844 |
0 |
0 |
T8 |
1305 |
1229 |
0 |
0 |
T9 |
11158 |
11081 |
0 |
0 |
T10 |
46386 |
46286 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
633800628 |
0 |
0 |
T1 |
245611 |
326338 |
0 |
0 |
T2 |
132124 |
26581 |
0 |
0 |
T3 |
28325 |
378 |
0 |
0 |
T4 |
359185 |
138003 |
0 |
0 |
T5 |
201789 |
128789 |
0 |
0 |
T6 |
295417 |
522302 |
0 |
0 |
T7 |
485850 |
240541 |
0 |
0 |
T8 |
1305 |
0 |
0 |
0 |
T9 |
11158 |
822 |
0 |
0 |
T10 |
46386 |
948 |
0 |
0 |
T11 |
0 |
151835 |
0 |
0 |