Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1409180 |
27342 |
0 |
0 |
T2 |
685752 |
931898 |
0 |
0 |
T3 |
1293786 |
370753 |
0 |
0 |
T4 |
342958 |
279107 |
0 |
0 |
T5 |
236066 |
959711 |
0 |
0 |
T6 |
1535966 |
276186 |
0 |
0 |
T7 |
263118 |
419707 |
0 |
0 |
T8 |
841770 |
440670 |
0 |
0 |
T9 |
60678 |
543 |
0 |
0 |
T10 |
161182 |
13 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1409180 |
1409064 |
0 |
0 |
T2 |
685752 |
685742 |
0 |
0 |
T3 |
1293786 |
1293776 |
0 |
0 |
T4 |
342958 |
342944 |
0 |
0 |
T5 |
236066 |
236064 |
0 |
0 |
T6 |
1535966 |
1535814 |
0 |
0 |
T7 |
263118 |
263102 |
0 |
0 |
T8 |
841770 |
841750 |
0 |
0 |
T9 |
60678 |
60478 |
0 |
0 |
T10 |
161182 |
161046 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1409180 |
1409064 |
0 |
0 |
T2 |
685752 |
685742 |
0 |
0 |
T3 |
1293786 |
1293776 |
0 |
0 |
T4 |
342958 |
342944 |
0 |
0 |
T5 |
236066 |
236064 |
0 |
0 |
T6 |
1535966 |
1535814 |
0 |
0 |
T7 |
263118 |
263102 |
0 |
0 |
T8 |
841770 |
841750 |
0 |
0 |
T9 |
60678 |
60478 |
0 |
0 |
T10 |
161182 |
161046 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1409180 |
1409064 |
0 |
0 |
T2 |
685752 |
685742 |
0 |
0 |
T3 |
1293786 |
1293776 |
0 |
0 |
T4 |
342958 |
342944 |
0 |
0 |
T5 |
236066 |
236064 |
0 |
0 |
T6 |
1535966 |
1535814 |
0 |
0 |
T7 |
263118 |
263102 |
0 |
0 |
T8 |
841770 |
841750 |
0 |
0 |
T9 |
60678 |
60478 |
0 |
0 |
T10 |
161182 |
161046 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1409180 |
27342 |
0 |
0 |
T2 |
685752 |
931898 |
0 |
0 |
T3 |
1293786 |
370753 |
0 |
0 |
T4 |
342958 |
279107 |
0 |
0 |
T5 |
236066 |
959711 |
0 |
0 |
T6 |
1535966 |
276186 |
0 |
0 |
T7 |
263118 |
419707 |
0 |
0 |
T8 |
841770 |
440670 |
0 |
0 |
T9 |
60678 |
543 |
0 |
0 |
T10 |
161182 |
13 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1605417303 |
0 |
0 |
T1 |
704590 |
10 |
0 |
0 |
T2 |
342876 |
306433 |
0 |
0 |
T3 |
646893 |
8889 |
0 |
0 |
T4 |
171479 |
169701 |
0 |
0 |
T5 |
118033 |
746972 |
0 |
0 |
T6 |
767983 |
86867 |
0 |
0 |
T7 |
131559 |
249881 |
0 |
0 |
T8 |
420885 |
330489 |
0 |
0 |
T9 |
30339 |
10 |
0 |
0 |
T10 |
80591 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1605417303 |
0 |
0 |
T1 |
704590 |
10 |
0 |
0 |
T2 |
342876 |
306433 |
0 |
0 |
T3 |
646893 |
8889 |
0 |
0 |
T4 |
171479 |
169701 |
0 |
0 |
T5 |
118033 |
746972 |
0 |
0 |
T6 |
767983 |
86867 |
0 |
0 |
T7 |
131559 |
249881 |
0 |
0 |
T8 |
420885 |
330489 |
0 |
0 |
T9 |
30339 |
10 |
0 |
0 |
T10 |
80591 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T11 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T4,T11 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
587360651 |
0 |
0 |
T1 |
704590 |
27332 |
0 |
0 |
T2 |
342876 |
625465 |
0 |
0 |
T3 |
646893 |
361864 |
0 |
0 |
T4 |
171479 |
109406 |
0 |
0 |
T5 |
118033 |
212739 |
0 |
0 |
T6 |
767983 |
189319 |
0 |
0 |
T7 |
131559 |
169826 |
0 |
0 |
T8 |
420885 |
110181 |
0 |
0 |
T9 |
30339 |
533 |
0 |
0 |
T10 |
80591 |
12 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
704590 |
704532 |
0 |
0 |
T2 |
342876 |
342871 |
0 |
0 |
T3 |
646893 |
646888 |
0 |
0 |
T4 |
171479 |
171472 |
0 |
0 |
T5 |
118033 |
118032 |
0 |
0 |
T6 |
767983 |
767907 |
0 |
0 |
T7 |
131559 |
131551 |
0 |
0 |
T8 |
420885 |
420875 |
0 |
0 |
T9 |
30339 |
30239 |
0 |
0 |
T10 |
80591 |
80523 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
587360651 |
0 |
0 |
T1 |
704590 |
27332 |
0 |
0 |
T2 |
342876 |
625465 |
0 |
0 |
T3 |
646893 |
361864 |
0 |
0 |
T4 |
171479 |
109406 |
0 |
0 |
T5 |
118033 |
212739 |
0 |
0 |
T6 |
767983 |
189319 |
0 |
0 |
T7 |
131559 |
169826 |
0 |
0 |
T8 |
420885 |
110181 |
0 |
0 |
T9 |
30339 |
533 |
0 |
0 |
T10 |
80591 |
12 |
0 |
0 |