Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
81336 |
15 |
0 |
0 |
T2 |
1852096 |
866397 |
0 |
0 |
T3 |
6428 |
0 |
0 |
0 |
T4 |
1621046 |
500984 |
0 |
0 |
T5 |
148638 |
13421 |
0 |
0 |
T6 |
1216818 |
748899 |
0 |
0 |
T7 |
682924 |
41559 |
0 |
0 |
T8 |
315096 |
543072 |
0 |
0 |
T9 |
266104 |
101425 |
0 |
0 |
T10 |
308846 |
95 |
0 |
0 |
T11 |
0 |
249763 |
0 |
0 |
T12 |
0 |
144828 |
0 |
0 |
T13 |
0 |
138535 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
81336 |
81170 |
0 |
0 |
T2 |
1852096 |
1851988 |
0 |
0 |
T3 |
6428 |
4858 |
0 |
0 |
T4 |
1621046 |
1621032 |
0 |
0 |
T5 |
148638 |
148474 |
0 |
0 |
T6 |
1216818 |
1216798 |
0 |
0 |
T7 |
682924 |
682808 |
0 |
0 |
T8 |
315096 |
315092 |
0 |
0 |
T9 |
266104 |
265924 |
0 |
0 |
T10 |
308846 |
308708 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
81336 |
81170 |
0 |
0 |
T2 |
1852096 |
1851988 |
0 |
0 |
T3 |
6428 |
4858 |
0 |
0 |
T4 |
1621046 |
1621032 |
0 |
0 |
T5 |
148638 |
148474 |
0 |
0 |
T6 |
1216818 |
1216798 |
0 |
0 |
T7 |
682924 |
682808 |
0 |
0 |
T8 |
315096 |
315092 |
0 |
0 |
T9 |
266104 |
265924 |
0 |
0 |
T10 |
308846 |
308708 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
81336 |
81170 |
0 |
0 |
T2 |
1852096 |
1851988 |
0 |
0 |
T3 |
6428 |
4858 |
0 |
0 |
T4 |
1621046 |
1621032 |
0 |
0 |
T5 |
148638 |
148474 |
0 |
0 |
T6 |
1216818 |
1216798 |
0 |
0 |
T7 |
682924 |
682808 |
0 |
0 |
T8 |
315096 |
315092 |
0 |
0 |
T9 |
266104 |
265924 |
0 |
0 |
T10 |
308846 |
308708 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
81336 |
15 |
0 |
0 |
T2 |
1852096 |
866397 |
0 |
0 |
T3 |
6428 |
0 |
0 |
0 |
T4 |
1621046 |
500984 |
0 |
0 |
T5 |
148638 |
13421 |
0 |
0 |
T6 |
1216818 |
748899 |
0 |
0 |
T7 |
682924 |
41559 |
0 |
0 |
T8 |
315096 |
543072 |
0 |
0 |
T9 |
266104 |
101425 |
0 |
0 |
T10 |
308846 |
95 |
0 |
0 |
T11 |
0 |
249763 |
0 |
0 |
T12 |
0 |
144828 |
0 |
0 |
T13 |
0 |
138535 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T4,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1828779543 |
0 |
0 |
T1 |
40668 |
2 |
0 |
0 |
T2 |
926048 |
520762 |
0 |
0 |
T3 |
3214 |
0 |
0 |
0 |
T4 |
810523 |
326261 |
0 |
0 |
T5 |
74319 |
0 |
0 |
0 |
T6 |
608409 |
554092 |
0 |
0 |
T7 |
341462 |
38533 |
0 |
0 |
T8 |
157548 |
389552 |
0 |
0 |
T9 |
133052 |
0 |
0 |
0 |
T10 |
154423 |
10 |
0 |
0 |
T11 |
0 |
119235 |
0 |
0 |
T12 |
0 |
144828 |
0 |
0 |
T13 |
0 |
138535 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1828779543 |
0 |
0 |
T1 |
40668 |
2 |
0 |
0 |
T2 |
926048 |
520762 |
0 |
0 |
T3 |
3214 |
0 |
0 |
0 |
T4 |
810523 |
326261 |
0 |
0 |
T5 |
74319 |
0 |
0 |
0 |
T6 |
608409 |
554092 |
0 |
0 |
T7 |
341462 |
38533 |
0 |
0 |
T8 |
157548 |
389552 |
0 |
0 |
T9 |
133052 |
0 |
0 |
0 |
T10 |
154423 |
10 |
0 |
0 |
T11 |
0 |
119235 |
0 |
0 |
T12 |
0 |
144828 |
0 |
0 |
T13 |
0 |
138535 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T14,T15 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T14,T15 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
621243831 |
0 |
0 |
T1 |
40668 |
13 |
0 |
0 |
T2 |
926048 |
345635 |
0 |
0 |
T3 |
3214 |
0 |
0 |
0 |
T4 |
810523 |
174723 |
0 |
0 |
T5 |
74319 |
13421 |
0 |
0 |
T6 |
608409 |
194807 |
0 |
0 |
T7 |
341462 |
3026 |
0 |
0 |
T8 |
157548 |
153520 |
0 |
0 |
T9 |
133052 |
101425 |
0 |
0 |
T10 |
154423 |
85 |
0 |
0 |
T11 |
0 |
130528 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
40668 |
40585 |
0 |
0 |
T2 |
926048 |
925994 |
0 |
0 |
T3 |
3214 |
2429 |
0 |
0 |
T4 |
810523 |
810516 |
0 |
0 |
T5 |
74319 |
74237 |
0 |
0 |
T6 |
608409 |
608399 |
0 |
0 |
T7 |
341462 |
341404 |
0 |
0 |
T8 |
157548 |
157546 |
0 |
0 |
T9 |
133052 |
132962 |
0 |
0 |
T10 |
154423 |
154354 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
621243831 |
0 |
0 |
T1 |
40668 |
13 |
0 |
0 |
T2 |
926048 |
345635 |
0 |
0 |
T3 |
3214 |
0 |
0 |
0 |
T4 |
810523 |
174723 |
0 |
0 |
T5 |
74319 |
13421 |
0 |
0 |
T6 |
608409 |
194807 |
0 |
0 |
T7 |
341462 |
3026 |
0 |
0 |
T8 |
157548 |
153520 |
0 |
0 |
T9 |
133052 |
101425 |
0 |
0 |
T10 |
154423 |
85 |
0 |
0 |
T11 |
0 |
130528 |
0 |
0 |