Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
63595 |
0 |
0 |
T2 |
759866 |
707397 |
0 |
0 |
T3 |
238626 |
186476 |
0 |
0 |
T4 |
1848 |
0 |
0 |
0 |
T5 |
1398812 |
1123525 |
0 |
0 |
T6 |
1290310 |
275254 |
0 |
0 |
T7 |
361176 |
253416 |
0 |
0 |
T8 |
213880 |
618910 |
0 |
0 |
T9 |
1407860 |
782880 |
0 |
0 |
T10 |
1318532 |
943181 |
0 |
0 |
T11 |
167495 |
741685 |
0 |
0 |
T12 |
0 |
997979 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
321018 |
320820 |
0 |
0 |
T2 |
759866 |
759852 |
0 |
0 |
T3 |
238626 |
238610 |
0 |
0 |
T4 |
1848 |
1686 |
0 |
0 |
T5 |
1398812 |
1398798 |
0 |
0 |
T6 |
1290310 |
1290296 |
0 |
0 |
T7 |
361176 |
361164 |
0 |
0 |
T8 |
213880 |
213878 |
0 |
0 |
T9 |
1407860 |
1407846 |
0 |
0 |
T10 |
1318532 |
1318522 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
321018 |
320820 |
0 |
0 |
T2 |
759866 |
759852 |
0 |
0 |
T3 |
238626 |
238610 |
0 |
0 |
T4 |
1848 |
1686 |
0 |
0 |
T5 |
1398812 |
1398798 |
0 |
0 |
T6 |
1290310 |
1290296 |
0 |
0 |
T7 |
361176 |
361164 |
0 |
0 |
T8 |
213880 |
213878 |
0 |
0 |
T9 |
1407860 |
1407846 |
0 |
0 |
T10 |
1318532 |
1318522 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
321018 |
320820 |
0 |
0 |
T2 |
759866 |
759852 |
0 |
0 |
T3 |
238626 |
238610 |
0 |
0 |
T4 |
1848 |
1686 |
0 |
0 |
T5 |
1398812 |
1398798 |
0 |
0 |
T6 |
1290310 |
1290296 |
0 |
0 |
T7 |
361176 |
361164 |
0 |
0 |
T8 |
213880 |
213878 |
0 |
0 |
T9 |
1407860 |
1407846 |
0 |
0 |
T10 |
1318532 |
1318522 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
63595 |
0 |
0 |
T2 |
759866 |
707397 |
0 |
0 |
T3 |
238626 |
186476 |
0 |
0 |
T4 |
1848 |
0 |
0 |
0 |
T5 |
1398812 |
1123525 |
0 |
0 |
T6 |
1290310 |
275254 |
0 |
0 |
T7 |
361176 |
253416 |
0 |
0 |
T8 |
213880 |
618910 |
0 |
0 |
T9 |
1407860 |
782880 |
0 |
0 |
T10 |
1318532 |
943181 |
0 |
0 |
T11 |
167495 |
741685 |
0 |
0 |
T12 |
0 |
997979 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1950825789 |
0 |
0 |
T2 |
379933 |
369945 |
0 |
0 |
T3 |
119313 |
109134 |
0 |
0 |
T4 |
924 |
0 |
0 |
0 |
T5 |
699406 |
297475 |
0 |
0 |
T6 |
645155 |
190681 |
0 |
0 |
T7 |
180588 |
239441 |
0 |
0 |
T8 |
106940 |
475645 |
0 |
0 |
T9 |
703930 |
670123 |
0 |
0 |
T10 |
659266 |
575638 |
0 |
0 |
T11 |
167495 |
701242 |
0 |
0 |
T12 |
0 |
997979 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1950825789 |
0 |
0 |
T2 |
379933 |
369945 |
0 |
0 |
T3 |
119313 |
109134 |
0 |
0 |
T4 |
924 |
0 |
0 |
0 |
T5 |
699406 |
297475 |
0 |
0 |
T6 |
645155 |
190681 |
0 |
0 |
T7 |
180588 |
239441 |
0 |
0 |
T8 |
106940 |
475645 |
0 |
0 |
T9 |
703930 |
670123 |
0 |
0 |
T10 |
659266 |
575638 |
0 |
0 |
T11 |
167495 |
701242 |
0 |
0 |
T12 |
0 |
997979 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T5,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
744278841 |
0 |
0 |
T1 |
160509 |
63595 |
0 |
0 |
T2 |
379933 |
337452 |
0 |
0 |
T3 |
119313 |
77342 |
0 |
0 |
T4 |
924 |
0 |
0 |
0 |
T5 |
699406 |
826050 |
0 |
0 |
T6 |
645155 |
84573 |
0 |
0 |
T7 |
180588 |
13975 |
0 |
0 |
T8 |
106940 |
143265 |
0 |
0 |
T9 |
703930 |
112757 |
0 |
0 |
T10 |
659266 |
367543 |
0 |
0 |
T11 |
0 |
40443 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
160509 |
160410 |
0 |
0 |
T2 |
379933 |
379926 |
0 |
0 |
T3 |
119313 |
119305 |
0 |
0 |
T4 |
924 |
843 |
0 |
0 |
T5 |
699406 |
699399 |
0 |
0 |
T6 |
645155 |
645148 |
0 |
0 |
T7 |
180588 |
180582 |
0 |
0 |
T8 |
106940 |
106939 |
0 |
0 |
T9 |
703930 |
703923 |
0 |
0 |
T10 |
659266 |
659261 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
744278841 |
0 |
0 |
T1 |
160509 |
63595 |
0 |
0 |
T2 |
379933 |
337452 |
0 |
0 |
T3 |
119313 |
77342 |
0 |
0 |
T4 |
924 |
0 |
0 |
0 |
T5 |
699406 |
826050 |
0 |
0 |
T6 |
645155 |
84573 |
0 |
0 |
T7 |
180588 |
13975 |
0 |
0 |
T8 |
106940 |
143265 |
0 |
0 |
T9 |
703930 |
112757 |
0 |
0 |
T10 |
659266 |
367543 |
0 |
0 |
T11 |
0 |
40443 |
0 |
0 |