Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
189816 |
9705 |
0 |
0 |
T2 |
929384 |
313902 |
0 |
0 |
T3 |
414168 |
202741 |
0 |
0 |
T4 |
67254 |
1862 |
0 |
0 |
T5 |
222920 |
1070367 |
0 |
0 |
T6 |
729858 |
458211 |
0 |
0 |
T7 |
380092 |
223 |
0 |
0 |
T8 |
1837682 |
910787 |
0 |
0 |
T9 |
1275472 |
355868 |
0 |
0 |
T10 |
1597670 |
1231529 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
189816 |
189654 |
0 |
0 |
T2 |
929384 |
929350 |
0 |
0 |
T3 |
414168 |
414158 |
0 |
0 |
T4 |
67254 |
67056 |
0 |
0 |
T5 |
222920 |
222918 |
0 |
0 |
T6 |
729858 |
729840 |
0 |
0 |
T7 |
380092 |
379908 |
0 |
0 |
T8 |
1837682 |
1837580 |
0 |
0 |
T9 |
1275472 |
1275318 |
0 |
0 |
T10 |
1597670 |
1597560 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
189816 |
189654 |
0 |
0 |
T2 |
929384 |
929350 |
0 |
0 |
T3 |
414168 |
414158 |
0 |
0 |
T4 |
67254 |
67056 |
0 |
0 |
T5 |
222920 |
222918 |
0 |
0 |
T6 |
729858 |
729840 |
0 |
0 |
T7 |
380092 |
379908 |
0 |
0 |
T8 |
1837682 |
1837580 |
0 |
0 |
T9 |
1275472 |
1275318 |
0 |
0 |
T10 |
1597670 |
1597560 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
189816 |
189654 |
0 |
0 |
T2 |
929384 |
929350 |
0 |
0 |
T3 |
414168 |
414158 |
0 |
0 |
T4 |
67254 |
67056 |
0 |
0 |
T5 |
222920 |
222918 |
0 |
0 |
T6 |
729858 |
729840 |
0 |
0 |
T7 |
380092 |
379908 |
0 |
0 |
T8 |
1837682 |
1837580 |
0 |
0 |
T9 |
1275472 |
1275318 |
0 |
0 |
T10 |
1597670 |
1597560 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
189816 |
9705 |
0 |
0 |
T2 |
929384 |
313902 |
0 |
0 |
T3 |
414168 |
202741 |
0 |
0 |
T4 |
67254 |
1862 |
0 |
0 |
T5 |
222920 |
1070367 |
0 |
0 |
T6 |
729858 |
458211 |
0 |
0 |
T7 |
380092 |
223 |
0 |
0 |
T8 |
1837682 |
910787 |
0 |
0 |
T9 |
1275472 |
355868 |
0 |
0 |
T10 |
1597670 |
1231529 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T3,T5,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1784660976 |
0 |
0 |
T1 |
94908 |
9028 |
0 |
0 |
T2 |
464692 |
198047 |
0 |
0 |
T3 |
207084 |
124261 |
0 |
0 |
T4 |
33627 |
10 |
0 |
0 |
T5 |
111460 |
919351 |
0 |
0 |
T6 |
364929 |
432317 |
0 |
0 |
T7 |
190046 |
7 |
0 |
0 |
T8 |
918841 |
550062 |
0 |
0 |
T9 |
637736 |
347784 |
0 |
0 |
T10 |
798835 |
640539 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1784660976 |
0 |
0 |
T1 |
94908 |
9028 |
0 |
0 |
T2 |
464692 |
198047 |
0 |
0 |
T3 |
207084 |
124261 |
0 |
0 |
T4 |
33627 |
10 |
0 |
0 |
T5 |
111460 |
919351 |
0 |
0 |
T6 |
364929 |
432317 |
0 |
0 |
T7 |
190046 |
7 |
0 |
0 |
T8 |
918841 |
550062 |
0 |
0 |
T9 |
637736 |
347784 |
0 |
0 |
T10 |
798835 |
640539 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T11,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T8,T11,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
627491267 |
0 |
0 |
T1 |
94908 |
677 |
0 |
0 |
T2 |
464692 |
115855 |
0 |
0 |
T3 |
207084 |
78480 |
0 |
0 |
T4 |
33627 |
1852 |
0 |
0 |
T5 |
111460 |
151016 |
0 |
0 |
T6 |
364929 |
25894 |
0 |
0 |
T7 |
190046 |
216 |
0 |
0 |
T8 |
918841 |
360725 |
0 |
0 |
T9 |
637736 |
8084 |
0 |
0 |
T10 |
798835 |
590990 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
94908 |
94827 |
0 |
0 |
T2 |
464692 |
464675 |
0 |
0 |
T3 |
207084 |
207079 |
0 |
0 |
T4 |
33627 |
33528 |
0 |
0 |
T5 |
111460 |
111459 |
0 |
0 |
T6 |
364929 |
364920 |
0 |
0 |
T7 |
190046 |
189954 |
0 |
0 |
T8 |
918841 |
918790 |
0 |
0 |
T9 |
637736 |
637659 |
0 |
0 |
T10 |
798835 |
798780 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
627491267 |
0 |
0 |
T1 |
94908 |
677 |
0 |
0 |
T2 |
464692 |
115855 |
0 |
0 |
T3 |
207084 |
78480 |
0 |
0 |
T4 |
33627 |
1852 |
0 |
0 |
T5 |
111460 |
151016 |
0 |
0 |
T6 |
364929 |
25894 |
0 |
0 |
T7 |
190046 |
216 |
0 |
0 |
T8 |
918841 |
360725 |
0 |
0 |
T9 |
637736 |
8084 |
0 |
0 |
T10 |
798835 |
590990 |
0 |
0 |