Line Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Module :
prim_fifo_sync
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Module :
prim_fifo_sync
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_fifo_sync
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1276020 |
26135 |
0 |
0 |
T2 |
304962 |
126729 |
0 |
0 |
T3 |
944574 |
324983 |
0 |
0 |
T4 |
229994 |
1229376 |
0 |
0 |
T5 |
497608 |
1076567 |
0 |
0 |
T6 |
732780 |
423873 |
0 |
0 |
T7 |
409678 |
211015 |
0 |
0 |
T8 |
1736782 |
940529 |
0 |
0 |
T9 |
243908 |
819631 |
0 |
0 |
T10 |
1303264 |
436600 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1276020 |
1275884 |
0 |
0 |
T2 |
304962 |
304946 |
0 |
0 |
T3 |
944574 |
944420 |
0 |
0 |
T4 |
229994 |
229988 |
0 |
0 |
T5 |
497608 |
497592 |
0 |
0 |
T6 |
732780 |
732676 |
0 |
0 |
T7 |
409678 |
409658 |
0 |
0 |
T8 |
1736782 |
1736768 |
0 |
0 |
T9 |
243908 |
243904 |
0 |
0 |
T10 |
1303264 |
1303140 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1276020 |
1275884 |
0 |
0 |
T2 |
304962 |
304946 |
0 |
0 |
T3 |
944574 |
944420 |
0 |
0 |
T4 |
229994 |
229988 |
0 |
0 |
T5 |
497608 |
497592 |
0 |
0 |
T6 |
732780 |
732676 |
0 |
0 |
T7 |
409678 |
409658 |
0 |
0 |
T8 |
1736782 |
1736768 |
0 |
0 |
T9 |
243908 |
243904 |
0 |
0 |
T10 |
1303264 |
1303140 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1276020 |
1275884 |
0 |
0 |
T2 |
304962 |
304946 |
0 |
0 |
T3 |
944574 |
944420 |
0 |
0 |
T4 |
229994 |
229988 |
0 |
0 |
T5 |
497608 |
497592 |
0 |
0 |
T6 |
732780 |
732676 |
0 |
0 |
T7 |
409678 |
409658 |
0 |
0 |
T8 |
1736782 |
1736768 |
0 |
0 |
T9 |
243908 |
243904 |
0 |
0 |
T10 |
1303264 |
1303140 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1276020 |
26135 |
0 |
0 |
T2 |
304962 |
126729 |
0 |
0 |
T3 |
944574 |
324983 |
0 |
0 |
T4 |
229994 |
1229376 |
0 |
0 |
T5 |
497608 |
1076567 |
0 |
0 |
T6 |
732780 |
423873 |
0 |
0 |
T7 |
409678 |
211015 |
0 |
0 |
T8 |
1736782 |
940529 |
0 |
0 |
T9 |
243908 |
819631 |
0 |
0 |
T10 |
1303264 |
436600 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_txfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1958012924 |
0 |
0 |
T1 |
638010 |
10 |
0 |
0 |
T2 |
152481 |
102744 |
0 |
0 |
T3 |
472287 |
317348 |
0 |
0 |
T4 |
114997 |
863211 |
0 |
0 |
T5 |
248804 |
848176 |
0 |
0 |
T6 |
366390 |
331176 |
0 |
0 |
T7 |
204839 |
203910 |
0 |
0 |
T8 |
868391 |
634157 |
0 |
0 |
T9 |
121954 |
609933 |
0 |
0 |
T10 |
651632 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
1958012924 |
0 |
0 |
T1 |
638010 |
10 |
0 |
0 |
T2 |
152481 |
102744 |
0 |
0 |
T3 |
472287 |
317348 |
0 |
0 |
T4 |
114997 |
863211 |
0 |
0 |
T5 |
248804 |
848176 |
0 |
0 |
T6 |
366390 |
331176 |
0 |
0 |
T7 |
204839 |
203910 |
0 |
0 |
T8 |
868391 |
634157 |
0 |
0 |
T9 |
121954 |
609933 |
0 |
0 |
T10 |
651632 |
0 |
0 |
0 |
T11 |
0 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Total | Covered | Percent |
Conditions | 16 | 12 | 75.00 |
Logical | 16 | 12 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T9,T12,T13 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Covered | T9,T12,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T2,T3 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (8'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.uart_core.u_uart_rxfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
685125937 |
0 |
0 |
T1 |
638010 |
26125 |
0 |
0 |
T2 |
152481 |
23985 |
0 |
0 |
T3 |
472287 |
7635 |
0 |
0 |
T4 |
114997 |
366165 |
0 |
0 |
T5 |
248804 |
228391 |
0 |
0 |
T6 |
366390 |
92697 |
0 |
0 |
T7 |
204839 |
7105 |
0 |
0 |
T8 |
868391 |
306372 |
0 |
0 |
T9 |
121954 |
209698 |
0 |
0 |
T10 |
651632 |
436600 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
638010 |
637942 |
0 |
0 |
T2 |
152481 |
152473 |
0 |
0 |
T3 |
472287 |
472210 |
0 |
0 |
T4 |
114997 |
114994 |
0 |
0 |
T5 |
248804 |
248796 |
0 |
0 |
T6 |
366390 |
366338 |
0 |
0 |
T7 |
204839 |
204829 |
0 |
0 |
T8 |
868391 |
868384 |
0 |
0 |
T9 |
121954 |
121952 |
0 |
0 |
T10 |
651632 |
651570 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
685125937 |
0 |
0 |
T1 |
638010 |
26125 |
0 |
0 |
T2 |
152481 |
23985 |
0 |
0 |
T3 |
472287 |
7635 |
0 |
0 |
T4 |
114997 |
366165 |
0 |
0 |
T5 |
248804 |
228391 |
0 |
0 |
T6 |
366390 |
92697 |
0 |
0 |
T7 |
204839 |
7105 |
0 |
0 |
T8 |
868391 |
306372 |
0 |
0 |
T9 |
121954 |
209698 |
0 |
0 |
T10 |
651632 |
436600 |
0 |
0 |